Claims
- 1. An electronic circuit apparatus characterized in that a gate electrode of a first transistor is used as an input terminal, a first main electrode of said first transistor is connected to a power source or said input terminal, a second main electrode of said first transistor is connected to a gate electrode of a second transistor, a first main electrode of said second transistor is used as an output terminal, a sync pulse is applied to a second main electrode of said second transistor, a plurality of reset transistors are connected to the gate electrode of said second transistor, and reset pulses having different timings are applied to gate electrodes of said plurality of reset transistors.
- 2. An apparatus according to claim 1, wherein first main electrodes of said plurality of transistors are connected to said output terminal, second main electrodes of said plurality of transistors are connected to a power source, and reset pulses having different timings are applied to gate electrodes of said plurality of transistors.
- 3. An apparatus according to claim 1, wherein said transistors are thin-film transistors formed on an insulating substrate.
- 4. An apparatus according to claim 1, wherein a semiconductor layer of each of said transistors consists of amorphous silicon.
- 5. An electronic circuit apparatus characterized in that a gate electrode of a first transistor is used as an input terminal, a first main electrode of said first transistor is connected to a power source or said input terminal, a second main electrode of said first transistor is connected to a gate electrode of a second transistor, a first main electrode of said second transistor is used as an output terminal, a sync pulse is applied to a second main electrode of said second transistor, a reset transistor is connected to the gate electrode of said second transistor, the sync pulse is applied to a gate electrode of said reset transistor through a capacitive element, and a voltage higher than a power source voltage is applied to the gate electrode of said reset transistor.
- 6. An apparatus according to claim 5, wherein first main electrodes of a plurality of transistors are connected to said output terminal, second main electrodes of said plurality of transistors are connected to a power source, and reset pulses having different timings are applied to gate electrodes of said plurality of transistors.
- 7. An apparatus according to claim 5, wherein said transistors are thin-film transistors formed on an insulating substrate.
- 8. An apparatus according to claim 5, wherein a semiconductor layer of each of said transistors consists of amorphous silicon.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-249202 |
Sep 1991 |
JPX |
|
4-273545 |
Sep 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/345 001 filed Nov. 25, 1994, now U.S. Pat. No. 5,812,284 which is a continuation of application Ser. No. 07/951,086 filed on Sep. 25, 1992, abandoned.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
345001 |
Nov 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
951086 |
Sep 1992 |
|