This application claims the priority benefit of Taiwan application serial no. 111137002, filed on Sep. 29, 2022. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The disclosure relates to an electronic device and a temperature detection device thereof, and more particularly, to an electronic device and a temperature detection device thereof that may quickly activate an over-temperature protection mechanism.
Power transistors often operate in high temperature environments and are therefore particularly sensitive to upper operating limits of temperature. When power transistors operate in an environment at an upper-limit temperature, they are particularly prone to damage when the power transistors undergo a state transition phenomenon.
Based on the above, it is important to detect the ambient temperature for the operation of the power transistor. The key point is whether the response speed of the temperature detection circuit to the temperature detection is fast enough to protect the power transistor from damage. However, if the temperature detection circuit is designed to be too sensitive, it may cause the temperature detection operation to malfunction and turn off the operation of the power transistor by mistake. Therefore, how to design a temperature detection circuit that may correctly determine and quickly respond to the over-temperature phenomenon is an important issue for those skilled in the art.
The disclosure provides an electronic device and a temperature detection device thereof, which may quickly complete the temperature detection operation, and quickly cut off the power supply of the electronic device when an over-temperature phenomenon occurs.
A temperature detection device according to the disclosure includes a differential stage circuit and an output stage circuit. The differential stage circuit has a first differential end and a second differential end and includes a cross-coupled transistor element, a first resistor and a second resistor. The cross-coupled transistor element receives a first voltage and is coupled to the first differential end and the second differential end. The first resistor is coupled between the first differential end and a second voltage, and the first resistor is poly-silicon resistor. The second resistor is coupled between the second differential end and the second voltage, and the second resistor is silicon carbide diffusion resistor. The output stage circuit is coupled to the first differential end and the second differential end and generates a driving voltage according to a first control voltage on the first differential end and a second control voltage on the second differential end.
An electronic device according to the disclosure includes a temperature detection device as described above and a power transistor. The power transistor is coupled to the temperature detection device. The power transistor receives an operating power and is controlled by the driving voltage.
Based on the above, the temperature detection device of the disclosure generates the first control voltage and the second control voltage respectively by using the first resistor and the second resistor with different temperature sensitivities, and generates the driving voltage through the output stage circuit according to the first control voltage and the second control voltage. The driving voltage may be used to quickly cut off the power transistor in the electronic device when the over-temperature phenomenon occurs, so as to effectively achieve the effect of over-temperature protection.
Please refer to
The first resistor R1 is coupled between the first differential end DE1 and a voltage VSS, and the second resistor R2 is coupled between the second differential end DE2 and the voltage VSS.
In this embodiment, the first resistor R1 may be a poly-silicon resistor, and the second resistor R2 may be a SiC (silicon carbide) diffusion resistor. In addition, the temperature sensitivity of the resistance value of the first resistor R1, which is a poly-silicon resistor, is much lower than the temperature sensitivity of the resistance value of the second resistor R2, which is a SiC diffusion resistor.
Through the above-mentioned characteristics of the first resistor R1 and the second resistor R2, the differential stage circuit 110 may generate the control voltages CT1 and CT2 on the first differential end DE1 and the second differential end DE2, respectively, based on the change of the resistance value of the second resistor R2 according to the change of the ambient temperature. The differential stage circuit 110 also transmits the control voltages CT1 and CT2 to the output stage circuit 120.
The output stage circuit 120 includes transistors M3 and M4. The transistors M3 and M4 are coupled in series between the voltage VG and the voltage VSS. In addition, the first end of the transistor M3 receives the voltage VG, and the second end of the transistor M3 is coupled to the first end of the transistor M4 and is used to generate the driving voltage DG, and the control ends of the transistors M3 and M4 are respectively coupled to the first differential end DE1 and the second differential end DE2 and respectively receive the control voltages CT1 and CT2.
In this embodiment, the voltage VG is a power supply voltage, and the voltage VSS is a reference ground voltage. In addition, the transistors M1 and M2 may both be P-type transistors, and the transistors M3 and M4 may also be P-type transistors.
For details of the operation of the temperature detection device 100, please refer to
That is, in the temperature detection device 100, when the ambient temperature is lower than a predetermined value (for example, 40 degrees Celsius), the resistance value of the second resistor R2 may be greater than the resistance value of the first resistor R1. At this time, the control voltage CT2 on the second differential end DE2 may have a relatively high voltage value and cause the transistor M1 to be turned off. Based on the turned-off transistor M1, the control voltage CT1 on the first differential end DE1 may be pulled down by the first resistor R1 to have a relatively low voltage value (for example, equal to the voltage VSS), and the transistor M2 is turned on. The turned-on transistor M2 may further pull up the control voltage CT2 on the second differential end DE2 to the voltage VG.
Correspondingly, in the output stage circuit 120, the transistor M3 is turned on according to the control voltage CT1, and the transistor M4 is turned off according to the control voltage CT2. The output stage circuit 120 may generate the driving voltage DG equal to the voltage VG and indicate that the over-temperature protection mechanism is not activated.
When the ambient temperature is greater than the above-mentioned predetermined value (for example, 40 degrees Celsius), and less than another predetermined value (for example, 90 degrees Celsius), based on the resistance value of the second resistor R2 being close to the resistance value of the first resistor R1, the transistors M1 and M2 may work in the linear region, and the voltages of the control voltages CT1 and CT2 generated by the differential stage circuit 110 are close to each other, which drive the transistors M3 and M4 in the output stage circuit 120 to also work in the linear region. In this way, the driving voltage DG that may be generated by the output stage circuit 120 may be between the voltage VG and the voltage VSS, indicating that the over-temperature protection mechanism is critical to the edge to be activated.
When the ambient temperature is greater than 90 degrees Celsius, the resistance value of the second resistor R2 is smaller than the resistance value of the first resistor R1 to a certain extent, and is sufficient to turn on the transistor M1 and turn off the transistor M2. In such a state, the differential stage circuit 110 may generate the control voltage CT1 close to the voltage VG and generate the control voltage CT2 close to the voltage VSS. The transistor M3 in the output stage circuit 120 is turned off, and the transistor M4 may be turned on, thereby generating the driving voltage DG equal to the voltage VSS, and indicating that the over-temperature protection mechanism has been activated.
In this embodiment, the resistance values of the first resistor R1 and the second resistor R2 may be set by adjusting the number of ports of the first resistor R1 and the second resistor R2 during layout. Here, in an integrated circuit, when a resistor is laid out in a rectangle, the quotient of its total length and its width is the number of ports. In this embodiment, the number of ports of the first resistor R1 may be 40 ports, and the number of ports of the second resistor R2 may be 1 port.
In other embodiments of the disclosure, the proportional relationship between the number of ports of the first resistor R1 and the number of ports of the second resistor R2 may be adjusted. Please refer to
Through the above adjustment, the temperature detection device 100 may generate a driving voltage DG equal to the voltage VG when the ambient temperature is lower than 70 degrees Celsius to indicate that the over-temperature protection mechanism is not activated. When the temperature is between 70 degrees Celsius and 110 degrees Celsius, the temperature detection device 100 may generate a driving voltage DG between the voltages VG and VSS to indicate that the over-temperature protection mechanism is critical to the edge to be activated. In addition, when the temperature is higher than 110 degrees Celsius, the temperature detection device 100 may generate a driving voltage DG equal to the voltage VSS to indicate that the over-temperature protection mechanism has been activated.
It may be known from the above description that the temperature detection device 100 of the embodiment of the disclosure may adjust the temperature value for activating the over-temperature protection mechanism by adjusting the number of layout ports of one of the first resistor R1 and the second resistor R2.
In addition, in this embodiment, the second resistor R2 may be a P-type SiC diffusion resistor, or may also be an N-type SiC diffusion resistor, and there is no particular limit.
Please refer to
What is different from the embodiment of
Compared with the embodiment of
Please refer to
The output stage circuit 420 includes transistors M3 and M4. The transistors M3 and M4 are coupled in series between the voltages VG and VSS. The control ends of the transistors M3 and M4 are respectively coupled to the first differential end DE1 and the second differential end DE2, and receive the control voltages CT1 and CT2 respectively. The transistors M3 and M4 generate the driving voltage DG.
In this embodiment, the differential stage circuit 410 is a complementary type of the differential stage circuit 110 in
The output stage circuit 420 of this embodiment is the same as the output stage circuit 120 of
In this embodiment, the first resistor R1 may be a poly-silicon resistor, and the second resistor R2 may be an N-type or P-type SiC diffusion resistor.
Please refer to
The output stage circuit 520 includes transistors M3 and M4. The transistors M3 and M4 are coupled in series between the voltages VG and VSS. The control ends of the transistors M3 and M4 are respectively coupled to the first differential end DE1 and the second differential end DE2, and receive the control voltages CT1 and CT2 respectively. The transistors M3 and M4 generate the driving voltage DG.
In this embodiment, the differential stage circuit 410 is a complementary type of the differential stage circuit 310 in
The output stage circuit 520 of this embodiment is the same as the output stage circuit 320 of
In this embodiment, the first resistor R1 may be a poly-silicon resistor, and the second resistor R2 may be an N-type or P-type SiC diffusion resistor.
Please refer to
In this embodiment, the gate structure GS1 is used to form the gate (control end) GT1 of the transistor MP, and the P-type heavily doped regions PP1 and PP2 are used to form the source SO1 and the drain DR1 of the transistor MP, respectively, and the N-type heavily doped region NP3 is used to form the bulk BUK1 of the transistor MP. The P-type heavily doped region PP3 forms a potential pickup PK1 of the P-type buried well region PW1.
In addition, the transistor MN includes drift regions 610 and 620, a well region 630, heavily doped regions NP1, NP2, and PP4, a gate structure GS2 and a buried well region PW2. The drift region 620 is stacked on the drift region 610. The P-type well region 630 is formed in the drift region 620. The heavily doped regions NP1, NP2, and PP4 are respectively disposed in multiple regions of the P-type well region 630. The gate structure GS2 is disposed between the N-type heavily doped regions NP1 and NP2, and covers part of the well region 630, and is used to form a channel between the N-type heavily doped regions NP1 and NP2. The P-type buried well region PW2 is buried in the drift region 620.
In this embodiment, the gate structure GS2 is used to form the gate (control end) GT2 of the transistor MN, and the N-type heavily doped regions NP1 and NP2 are used to form the source SO2 and the drain DR2 of the transistor MN, respectively, and the P-type heavily doped region PP4 is used to form the bulk BUK2 of the transistor MP. The P-type buried well region PW2 provides a potential pickup PK2.
Please refer to
In
It may be known from
Please refer to
In addition, when the temperature detection device 810 detects that the over-temperature phenomenon does not occur, the driving voltage DG may be provided to turn on the power transistor PM. When the power transistor PM is turned on, the operating power VDD may be normally supplied to the load end and perform normal operation.
The temperature detection device 810 in this embodiment may be implemented by applying any one of the temperature detection devices 100, 300, 400 and 500 mentioned in the foregoing embodiments. For details of the operations, please refer to the foregoing embodiments, which will not be repeated here.
In this embodiment, the power transistor PM is a high withstand voltage transistor, and may be an N-type transistor.
Please refer to
In addition, the drain of the power transistor PM may be formed on the backside of the integrated circuit 900.
Please refer to
In addition, the electronic device 1000 may have multiple pins P1 to P5, and the pin P1 is electrically connected to the temperature detection device 1010 through multiple wires. The pins P2 to P5 may be electrically connected to the source SC of the transistor PM through multiple wires.
To sum up, the temperature detection device of the disclosure performs the sensing operation of the ambient temperature by disposing the first resistor and the second resistor with different temperature sensitivities. When an over-temperature phenomenon occurs in the electronic device, the temperature detection device may quickly activate the over-temperature protection mechanism, and quickly cut off the supply path of the operating power in the electronic device, so as to protect the circuit elements in the electronic device from damage.
Number | Date | Country | Kind |
---|---|---|---|
111137002 | Sep 2022 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5008736 | Davies | Apr 1991 | A |
6046470 | Williams | Apr 2000 | A |
6140806 | Gohara | Oct 2000 | A |
6160691 | Shen | Dec 2000 | A |
6166893 | Shen | Dec 2000 | A |
7180211 | Sinha et al. | Feb 2007 | B2 |
7368784 | Botti et al. | May 2008 | B2 |
7400545 | Ramaraju | Jul 2008 | B2 |
7524108 | Yoshida | Apr 2009 | B2 |
7808294 | Kottapalli | Oct 2010 | B1 |
8624637 | Asam et al. | Jan 2014 | B2 |
10819102 | Mayell | Oct 2020 | B2 |
10833668 | Lai et al. | Nov 2020 | B2 |
10903790 | Jin | Jan 2021 | B1 |
11615820 | Capecchi | Mar 2023 | B1 |
11923845 | Kronmuller | Mar 2024 | B1 |
20080204079 | Park | Aug 2008 | A1 |
20140016669 | Chowdhury et al. | Jan 2014 | A1 |
20180287609 | Mallavajula | Oct 2018 | A1 |
20210359093 | Lee | Nov 2021 | A1 |
Number | Date | Country |
---|---|---|
109580023 | Apr 2019 | CN |
112513771 | Mar 2021 | CN |
WO-2020199216 | Oct 2020 | WO |
Entry |
---|
“Office Action of Taiwan Counterpart Application”, issued on Nov. 7, 2023, p. 1-p. 7. |
D. M. Nguyen et al., “Comparison of electrical properties of ohmic contact realized on p-type 4H-SiC”, Materials Science Forum, Sep. 26, 2008, pp. 1-5. |
M. A. Capano et al., “Ionization energies and electron mobilities in phosphorus- and nitrogen-implanted 4Hsilicon carbide”, Journal of Applied Physics, Jun. 15, 2000, pp. 1-6. |
Maxime Berthou et al., “Monolithically Integrated Temperature Sensor in Silicon Carbide Power MOSFETs”, IEEE Transactions on Power Electronics, Nov. 17, 2013, pp. 4970-4977. |
Manjula S. Raman et al., “Physical Model for the Resistivity and Temperature Coefficient of Resistivity in Heavily Doped Polysilicon”, IEEE Transactions on Electron Devices , Jul. 24, 2006, pp. 1885-1892. |
Xiao-Yu Tang et al., “Characteristics and Breakdown Behaviors of Polysilicon Resistors for High Voltage Applications”, Advances in Condensed Matter Physics, Apr. 27, 2015, pp. 1-6. |
Number | Date | Country | |
---|---|---|---|
20240113512 A1 | Apr 2024 | US |