Claims
- 1. A circuit generating a bias current I.sub.B and a bias voltage V.sub.H for a magnetoresistive (MR) transducer, the circuit comprising:
- a multiplier having first and second inputs, the first input receiving a first signal that is related to the bias current I.sub.B and the second input receiving a second signal that is related to the bias voltage V.sub.H, the multiplier generating a product signal that is proportional to a product of the first and second signals;
- a comparator comparing the product signal to a reference signal and generating a control signal, the reference signal being proportional to a predetermined bias power P.sub.B that is dissipated by the MR transducer; and
- a controller responsive to the control signal by controlling one of the bias current I.sub.B and the bias voltage V.sub.H, and by generating the predetermined bias power P.sub.B that is dissipated by the MR transducer.
- 2. The circuit according to claim 1, wherein the bias voltage V.sub.H is a voltage produced by the bias current I.sub.B flowing through a total resistance R.sub.H of the MR transducer, the total resistance R.sub.H being the sum of a sensor resistance R.sub.S, a total head lead resistance R.sub.l, and a total front-lead resistance R.sub.f.
- 3. The circuit according to claim 2, wherein the controller controls both the bias current I.sub.B and the bias voltage V.sub.H.
- 4. The circuit according to claim 2, further comprising a current generator, and wherein the controller is responsive to the control signal by controlling the current generator to generate the bias current I.sub.B.
- 5. The circuit according to claim 4, wherein the circuit is part of an MR head/arm electronics (AE) circuit.
- 6. The circuit according to claim 5, wherein the MR head/AE circuit is part of a disk drive.
- 7. The circuit according to claim 4, wherein the multiplier includes,
- a current sink circuit having an input and an output, the input of the current sink circuit receiving the second signal and generating an output current that is proportional to the bias voltage V.sub.H ; and
- a differential amplifier having an input and an output, the differential amplifier being biased by the output current of the current sink circuit, the input of the differential amplifier receiving the first signal and the output of the differential amplifier being proportional to a product of the bias current I.sub.B and the bias voltage V.sub.H.
- 8. The circuit according to claim 7, further comprising a first power supply node and a second power supply node,
- wherein the current sink circuit includes,
- a first transistor having first, second and third nodes, the second signal being coupled to the first node of the first transistor, and
- a first resistor coupled between the second node of the first transistor and the first power supply node;
- wherein the differential amplifier includes,
- second and third transistors each having first, second and third nodes, the first signal being coupled between the first node of each of the second and third transistors, the second node of each of the second and third transistors being coupled to the third node of the first transistor,
- a second resistor coupled between the third node of the second transistor and the second power supply node, and
- a third resistor coupled between the third node of the third transistor and the second power supply node,
- the output of the differential amplifier appearing between the third node of the second transistor and the third node of the third transistor; and
- wherein the comparator is an adder circuit, the adder circuit being coupled to the third node of the second transistor and the third node of the third transistor, the adder circuit adding a predetermined current signal to the output of the differential amplifier, the predetermined current signal being related to the reference signal.
- 9. A magnetoresistive (MR) head/arm electronics (AE) circuit comprising:
- a magnetoresistive transducer, the magnetoresistive transducer having a bias current I.sub.B flowing through the transducer and a bias voltage V.sub.H appearing across the transducer;
- a multiplier having first and second inputs, the first input receiving a first signal that is related to the bias current I.sub.B and the second input receiving a second signal that is related to the bias voltage V.sub.H, the multiplier generating a product signal that is proportional to a product of the first and second signals;
- a comparator comparing the product signal to a reference signal and generating a control signal, the reference signal being proportional to a predetermined bias power P.sub.B that is dissipated by the MR transducer; and
- a controller responsive to the control signal by controlling one of the bias current I.sub.B and the bias voltage V.sub.H, and by generating the predetermined bias power P.sub.B that is dissipated by the MR transducer.
- 10. The circuit according to claim 9, wherein the bias voltage V.sub.H is a voltage produced by the bias current I.sub.B flowing through a total resistance R.sub.H of the MR transducer, the total resistance R.sub.H being the sum of a sensor resistance R.sub.S, a total head lead resistance R.sub.I, and a total front-lead resistance R.sub.f.
- 11. The circuit according to claim 10, wherein the controller controls both the bias current I.sub.B and the bias voltage V.sub.H.
- 12. The circuit according to claim 10, further comprising a current generator, and wherein the controller is responsive to the control signal by controlling the current generator to generate the bias current I.sub.B.
- 13. The circuit according to claim 12, wherein the MR head/AE circuit is part of a disk drive.
- 14. The circuit according to claim 12, wherein the multiplier includes,
- a current sink circuit having an input and an output, the input of the current sink circuit receiving the second signal and generating an output current that is proportional to the bias voltage V.sub.H ; and
- a differential amplifier having an input and an output, the differential amplifier being biased by the output current of the current sink circuit, the input of the differential amplifier receiving the first signal and the output of the differential amplifier being proportional to a product of the bias current I.sub.B and the bias voltage V.sub.H.
- 15. The circuit according to claim 14, further comprising a first power supply node and a second power supply node,
- wherein the current sink circuit includes,
- a first transistor having first, second and third nodes, the second signal being coupled to the first node of the first transistor, and
- a first resistor coupled between the second node of the first transistor and the first power supply node;
- wherein the differential amplifier includes,
- second and third transistors each having first, second and third nodes, the first signal being coupled between the first node of each of the second and third transistors, the second node of each of the second and third transistors being coupled to the third node of the first transistor,
- a second resistor coupled between the third node of the second transistor and the second power supply node, and
- a third resistor coupled between the third node of the third transistor and the second power supply node,
- the output of the differential amplifier appearing between the third node of the second transistor and the third node of the third transistor; and
- wherein the comparator is an adder circuit, the adder circuit being coupled to the third node of the second transistor and the third node of the third transistor, the adder circuit adding a predetermined current signal to the output of the differential amplifier, the predetermined current signal being related to the reference signal.
Parent Case Info
This application is a division of patent application Ser. No. 08/718,072, filed Sep. 17, 1996 U.S. Pat. No. 5,986,839.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-07854 |
Apr 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
J .M. Karp and G. H. Sonu, IBM Technical Disclosure Bulletin, Adaptive Compensator, vol. 27 No. 1A, pp. 166-167, Jun. 1984. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
718072 |
Sep 1996 |
|