Claims
- 1. An integrated circuit, comprising:
- a first gate conductor dielectrically spaced above a single crystal silicon substrate;
- an interlevel dielectric extending over the first gate conductor and the single crystal silicon substrate;
- a polysilicon substrate formed within a region of the interlevel dielectric spaced a vertical distance above and a lateral distance from the first gate conductor; and
- a second gate conductor bounded within a trench defined in a polish stop layer a dielectrically spaced distance above the polysilicon substrate.
- 2. The integrated circuit as recited in claim 1, wherein the polish stop layer comprises an opening extending through the polish stop layer to a select region of the polysilicon substrate that is covered by a gate dielectric.
- 3. The integrated circuit as recited in claim 2, wherein the second gate conductor comprises polysilicon formed exclusively within the opening.
- 4. The integrated circuit as recited in claim 1, wherein the single crystalline silicon comprises a lightly doped epitaxial layer of single crystalline silicon.
- 5. The integrated circuit as recited in claim 1, wherein the interlevel dielectric comprises chemical vapor deposited tetraethyl orthosilicate or silane.
- 6. The integrated circuit as recited in claim 1, wherein the interlevel dielectric comprises boron and/or phosphorus.
- 7. The integrated circuit as recited in claim 1, wherein the polish-stop layer comprises a layer of chemical vapor deposited tetraethyl orthosilicate or nitride.
- 8. The integrated circuit as recited in claim 1, wherein the first gate conductor and the single crystalline silicon substrate are separated by an oxide that is thermally grown to a thickness of approximately 15 to 50 angstroms.
- 9. The integrated circuit of claim 1, wherein the interlevel dielectric further extends upon the first gate conductor.
- 10. An integrated circuit, comprising:
- a first gate conductor dielectrically spaced above a single crystal silicon substrate;
- an interlevel dielectric extending over and upon the first gate conductor and the single crystal silicon substrate;
- a polysilicon substrate formed within a region of the interlevel dielectric spaced a vertical distance above and a lateral distance from the first gate conductor; and
- a second gate conductor arranged a dielectrically spaced distance above the polysilicon substrate, wherein a polish stop layer is arranged above the interlevel dielectric, wherein a trench is defined within the polish stop layer, and wherein the second gate conductor is bounded within the trench.
- 11. The integrated circuit of claim 10, wherein the polish stop layer comprises an opening extending through the polish stop layer to a select region of the polysilicon substrate that is covered by a gate dielectric.
- 12. The integrated circuit of claim 11, wherein the second gate conductor comprises polysilicon formed exclusively within the opening.
- 13. The integrated circuit of claim 11, wherein the polish-stop layer comprises a layer of chemical vapor deposited tetraethyl orthosilicate or nitride.
Parent Case Info
This is a Division of application Ser. No. 08/873,116, filed Jun. 11, 1997, now U.S. Pat. No. 5,834,350.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
873116 |
Jun 1997 |
|