This application is a continuation-in-part of U.S. patent application Ser. No. 09/009,909, filed Jan. 21, 1998 entitled USE OF IMPLANTED IONS TO REDUCE OXIDE-NITRIDE-OXIDE (ONO) ETCH RESIDUE AND POLYSTRINGERS, which issued as U.S. Pat. No. 5,939,750.
Number | Name | Date | Kind |
---|---|---|---|
3897274 | Stehlin | Jul 1975 | |
4104090 | Pogge | Aug 1978 | |
4105805 | Glendinning et al. | Aug 1978 | |
4300279 | Wielder | Nov 1981 | |
4814285 | Matlock et al. | Mar 1989 | |
4923715 | Matsuda et al. | May 1990 | |
5316959 | Kwan et al. | May 1994 | |
5342801 | Perry et al. | Aug 1994 | |
5346842 | Bergemont | Sep 1994 | |
5378648 | Lin et al. | Jan 1995 | |
5427967 | Sadjadi et al. | Jun 1995 | |
5436175 | Nakato et al. | Jul 1995 | |
5461001 | Kurtz et al. | Oct 1995 | |
5468657 | Hsu | Nov 1995 | |
5589407 | Meyyappan et al. | Dec 1996 | |
5661068 | Hirao et al. | Aug 1997 | |
5668034 | Sery et al. | Sep 1997 | |
5679475 | Yamagata et al. | Oct 1997 | |
5682052 | Hidges et al. | Oct 1997 | |
5686342 | Lee | Nov 1997 | |
5705420 | Ema | Jan 1998 | |
5933735 | Wen | Aug 1999 |
Entry |
---|
High Density Plasma CVD and CMP for .25-.mu.m internetal dielectric processing, Pye, J.T., Fry, H.W., Schaffer, W.J., Solid State Technology, pp. 65-71, Dec. 1995. |
A Four-Metal Layer, High Performance Interconnect System for Bipolar and BiCMOS Circuits, Wilson Syd R., Freeman Jr. John L., Solid State Technology, pp. 67-71, Nov. 1991. |
Interrconnect Metallozation for Future Generations, Roberts Bruce, Harrus Alain, Iacson Robert L., Solid State Technology pp. 69-78, Feb. 1995. |