The present invention relates to a field of memory technology in ultra-large-scale integrated circuits, and in particular, to an embedded non-volatile memory cell, an operation method and a memory array thereof.
A non-volatile memory is a memory device in which information will not be lost after power-off. With a rapid development of portable and mobile apparatuses, such as a cell phone, a laptop, a palmtop and a USB flash disk, the non-volatile memory is widely used and has been one of the memories which occupy the largest market share. A standard non-volatile memory, for example, an EEPROM cell, has a double-layer polysilicon structure of a floating gate polysilicon and a control gate polysilicon. In order to realize a function of information storage, the floating gate polysilicon gate needs to be insulated from outside. The difference between a conventional CMOS logic process and an EEPROM cell process lies in that a double-layer polysilicon gate process, a tunneling oxide layer, a barrier oxide layer, a source/drain junction and a substrate doping concentration and so on, which makes the number of performing photolithography on a standard EEPROM cell is increased, and the difficulty and cost of the process is increased in embedded applications.
In order to lower a cost of the process and alleviate an influence of the process on other cells in the system, researches put more and more focus on a reduction of processes which are added when an embedded non-volatile memory is introduced, or on an implementation of an embedded non-volatile memory by employing a standard CMOS process. Using a single-layer gate process to form a non-volatile memory is a good selection. However, since a currently-proposed EEPROM memory cell with the single layer gate generally couples a voltage of a control gate to a floating gate transistor via a capacitor, an occupation area of the cell is large and an operating voltage is high, which is adverse to raise a storage density. Moreover, with a development of a technical node, a power voltage reduces continually and it is difficulty to obtain a high voltage in a chip, and a magnitude of the high voltage is also limited by a withstand voltage of a PN junction. Therefore, the current EEPROM memory cell with a single-layer gate still cannot effectively meet market requirements.
In view of defects of the prior art, an object of the present invention is to provide an embedded non-volatile memory cell, an operation method and a memory array thereof. By using the array structure according to the present invention and corresponding programming, erasing and reading methods, the non-volatile memory cell according to the invention may attain an object of decreasing an area of the non-volatile memory cell, improving a read and write speed, decreasing a voltage during programming and erasing, and enhancing reliability of the memory cell.
A technical solution of the invention is as follows.
An operation method of an embedded non-volatile memory cell, characterized in that, a gate of a selection transistor is used as a floating gate of the memory cell, and a source electrode and a drain electrode of the selection transistor are used as a source electrode and a drain electrode of the memory cell, respectively, wherein;
a) an information erasing process includes applying a positive voltage pulse to a substrate electrode of the selection transistor, and floating the source electrode and the drain electrode of the selection transistor;
b) an information programming process includes connecting the substrate electrode and the source electrode of the selection transistor to a zero voltage, and connecting the drain electrode of the selection transistor to a positive voltage to generate hot electrons for programming;
c) an information reading process includes connecting the drain electrode of the selection transistor to a bias voltage, and connecting the source electrode and the substrate electrode to a zero potential.
Moreover, the selection transistor is an NMOS transistor.
Moreover, N-type impurities are implanted through an angled implantation into the drain of the NMOS transistor, and the NMOS transistor is a low-threshold or a negative-threshold NMOS transistor.
Moreover, in step a), information is erased via the positive voltage pulse to the substrate, and a pulse magnitude of the positive voltage pulse ranges from 4V to 8V; in step b), the programming process is a channel hot electron programming, and the positive voltage ranges from 4V to 7V; and in step c), the bias voltage is a positive voltage ranging from 0 to 2.5V.
An operation method of an embedded non-volatile memory cell, wherein, a gate of a selection transistor is used as a floating gate of the memory cell, a source electrode and a drain electrode of the selection transistor are used as a source electrode and a drain electrode of the memory cell, respectively, wherein:
a) an information erasing process includes: applying a positive voltage of nV to the substrate electrode and the source electrode of the selection transistor, and floating the drain electrode or applying a positive voltage of nV thereto;
b) an information programming process includes: connecting the substrate electrode and the source electrode of the selection transistor to a negative voltage, and connecting the drain electrode to a positive bias voltage, so as to generate hot electrons for programming;
c) an information reading process includes: connecting the drain electrode of the selection transistor to a bias voltage, and connecting the substrate electrode and the source electrode to a negative bias voltage.
Moreover, the selection transistor is a low-threshold or a negative-threshold NMOS transistor.
Moreover, N-type impurities are implanted through angled implantation into the drain of the NMOS transistor.
Moreover, in step a), information is erased by employing a Fowler-Nordheim tunneling method, and the positive voltage of nV ranges from 6V to 12V; in step b), the programming process is a channel hot electron programming, the negative voltage ranges from −2V to 0V, and the positive bias voltage ranges from 3V to 6V; in step c), the negative bias voltage ranges from −2V to 0V, and the bias voltage of the drain electrode ranges from 0V to 1V.
An embedded non-volatile memory cell includes a substrate layer (101), a deep N-well layer (102), an N-well layer (104) and a P-well layer (103); wherein a memory cell or array is manufactured on the P-well layer (103). The N-well layer (104) surrounds the P-well layer (103), and the deep N-well layer (102) is located under the N-well layer (104) and the P-well layer (103) and is connected with the N-well layer (104).
Moreover, a transistor of the memory cell is an NMOS transistor or a negative-threshold NMOS transistor; an n+ implantation layer (106) as a lead out of the deep N-well is disposed on a top of the N-well layer (104); a p+ implantation layer (107) as a lead out of the P-well is disposed between the N-well layer (104) and the source electrode or the drain electrode of the selection transistor; and a thick gate oxide layer (108) is disposed under the floating gate (109) of the selection transistor.
An embedded non-volatile memory array includes a plurality of memory cells, each of the memory cells including a selection transistor and a non-volatile memory cell; wherein in each of the memory cells, a gate of a selection transistor is connected with a word line of the memory array, one of a source/a drain of the selection transistor is connected with one of a source/a drain of the non-volatile memory cell, the other of the source/the drain of the selection transistor is connected with a common source terminal of the memory array, and the other of the source/the drain of the non-volatile memory cell is connected with a bit line of the memory array.
Moreover, the selection transistor is an NMOS transistor; each of the non-volatile memory cells is a low-threshold or a negative-threshold NMOS transistor; and N-type impurities are implanted through angled implantation into the drain of the non-volatile memory cell.
As compared with the prior art, the invention has following beneficial effects.
The non-volatile memory cell may employ a smaller area, the operating voltage may be low, the circuit complexity caused by designing a high voltage-generating circuit may be improved. Meanwhile, the programming and erasing speed of the device may be raised correspondingly, and the reliability may be enhanced.
A structure of a non-volatile memory according to the invention is as shown in
Mode 1: The memory cell employs a substrate hot hole erasing and a channel hot electron programming, a mechanism of which is as shown in
Mode 2; In order to increase the read signal current and a speed of write operation, as compared with the general solution, the non-volatile memory cell employ a negative source voltage to assist during operating, and the memory cell may employ a design of a low-threshold or a negative-threshold (a depletion type) NMOS transistor. In the view of process, only an N-type impurity (for example, phosphorus and arsenic) implantation needs to be added. The memory cell employs channel hot electrons for programming and a Fowler-Nordheim tunneling mechanism for erasing, and the specific operating mechanism is as shown in
As described above, voltage biases that are needed to be applied on the source, the drain and the substrate of the memory cell respectively is finally realized by the proposed non-volatile memory cell, wherein a implementation of voltage bias of the source and drain is the same as that of an general MOS transistor. In order to avoid that an application of substrate voltage interferes other memory cell in an embedded system, a deep N-well and an N-well are connected together during design and surround the memory cell or the memory array, so that the memory cell may be isolated from peripheral circuits on a wafer. As shown in
For the application of the non-volatile memory, an array structure of the non-volatile memory is formed.
The invention puts forward a structure of a non-volatile memory cell, a corresponding programming, erasing and reading method, a implementation method and a possible array structure. The process of the proposed structure is compatible with an existing CMOS process, a cell area and an operating voltage of an embedded non-volatile device cell are effectively decreased, and a storage density and an operating speed are increased, thus indicating a wide perspective to be applied in a application of a storage with a high speed and a high storage density.
A structure of an embedded non-volatile memory cell according to the invention has been described in detail above. However, one skilled in the art should understand that, various modifications can be made without departing from the scope of the invention, and all these modifications will fall into the protection scope of the invention.
| Number | Date | Country | Kind |
|---|---|---|---|
| 201010199022.7 | Jun 2010 | CN | national |
| Filing Document | Filing Date | Country | Kind | 371c Date |
|---|---|---|---|---|
| PCT/CN2011/074296 | 5/19/2011 | WO | 00 | 12/22/2011 |