Claims
- 1. A flip chip comprising:a metalization layer; a chip passivation layer disposed on said metalization layer, said chip passivation layer having at least one terminal via exposing at least a portion of said metalization layer, a terminal metalization disposed on said metalization layer at said at least one terminal via; and a stress reducing layer disposed on said chip passivation layer, said stress reducing layer having an underfill aperture exposing a portion of said chip passivation layer adjacent said terminal metalization such that the adhesion of an underfill material to said flip chip is enhanced.
- 2. The flip chip of claim 1 wherein said stress reducing layer comprises polyimide.
- 3. The flip chip of claim 1 wherein said underfill aperture exposes a continuous section of said chip passivation layer around said terminal metalization.
- 4. The flip chip of claim 1 wherein stress reducing layer has a tapered edge at said underfill aperture.
- 5. The flip chip of claim 1, wherein the underfill material is an epoxy.
- 6. The flip chip of claim 1, wherein the underfill aperture has an opening that is larger than the terminal metalization.
- 7. A flip chip comprising:a metalization layer; a chip passivation layer disposed on said metalization layer, said chip passivation layer having at least one terminal via exposing at least a portion of said metalization layer; a terminal metalization disposed on said metalization layer at said at least one terminal via; a stress reducing layer disposed on said chip passivation layer, said stress reducing layer having an underfill aperture exposing a portion of said chip passivation layer adjacent said terminal metalization such that the adhesion of an underfill material to said flip chip is enhanced; and wherein said stress reducing layer is at least 4 μm thick.
- 8. The flip chip of claim 7, wherein the underfill aperture has an opening that is larger than the terminal metalization.
- 9. A flip chip comprising:a metalization layer; a chip passivation layer disposed on said metalization layer, said chip passivation layer having at least one terminal via exposing at least a portion of said metalization layer; a terminal metalization disposed on said metalization layer at said at least one terminal via; a stress reducing layer disposed on said chip passivation layer, said stress reducing layer having an underfill aperture exposing a portion of said chip passivation layer adjacent said terminal metalization such that the adhesion of an underfill material to said flip chip is enhanced; and wherein said stress reducing layer is approximately 5-30 μm from said terminal metalization.
- 10. The flip chip of claim 9, wherein the underfill aperture has an opening that is larger than the terminal metalization.
Parent Case Info
This Application is a continuation of application Ser. No. 08/893,728, filed Jul. 11, 1997 now abandoned.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5023204 |
Adachi et al. |
Jun 1991 |
A |
5180691 |
Adachi et al. |
Jan 1993 |
A |
5386624 |
George et al. |
Feb 1995 |
A |
5943597 |
Kleffner et al. |
Aug 1999 |
A |
6075290 |
Schaefer et al. |
Jun 2000 |
A |
6323542 |
Hashimoto |
Nov 2001 |
B1 |
Foreign Referenced Citations (5)
Number |
Date |
Country |
890981 |
Jan 1999 |
EP |
64-1257 |
Jan 1989 |
JP |
3-198342 |
Aug 1991 |
JP |
5-291262 |
Nov 1993 |
JP |
11-87404 |
Mar 1999 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/893728 |
Jul 1997 |
US |
Child |
09/397697 |
|
US |