The present disclosure relates generally to electrostatic discharge (ESD) protection and, more specifically, to an improved transistor for use in an ESD circuit. The improved transistor will also provide a more robust ESD performance when used in circuitry not directly related to ESD protection.
For processes that use LOCOS (localized oxidation of silicon), shallow or deep trench isolation and other methods to define active device regions, defects occur at the edge of the isolation. As illustrated in
There are several defects that are produced during LOCOS processing. A “white ribbon” occurs when the silicon near the bird's beak 18 becomes nitrified and results in a weakness in the oxide growing over that region during subsequent processing. This defect is well understood and effectively eliminated in improved LOCOS processing.
A second defect is a stress-related defect. This occurs when certain combinations of nitride 14 thickness, oxide 12 thickness and the LOCOS operating conditions are utilized. Generally, thick nitrides 14 cause stress at the bird's beak 18 during oxidation. This can produce dislocations in the silicon or substrate 10 below the bird's beak region 18. It is very difficult to completely remove this stress-related defect. Likewise for other types of device isolation such as deep or shallow trench, there are stress-related and processing-related defects.
These dislocations are believed to cause accelerated diffusion of impurities which form the source and drain region under bird's beak 18 and the LOCOS 16. An insulated gate field effect transistor (IGFET) of the prior art is illustrated in
In a normal operation of the IGFET, the biasing of the gate causes an inversion of the channel region 28 to form a conduction path between the source and drains.
Generally, a parasitic bipolar transistor formed between the source and drain regions and the uninverted portion of the substrate 10 will have little effect on the normal operation of the field effect transistor. When the field effect transistor is used as an ESD protection device, the parasitic bipolar transistor can be utilized to create a snapback characteristic that is advantageous for some types of ESD protection. However, portions of the source and drain regions 24, 26 which are below the bird's beak 18 in the dislocation area have a lower threshold and turn on first. This is an undesirable effect.
Another condition which lowers the resistance and the there by the threshold at the edge is formation of metal silicides. The application of metal contact to the source and drain regions 24, 26 and/or to the gate 22 or metal gates form metal silicides. This in combination with the dislocation area allows, in some instances, the portions of the source and drain regions 24, 26 which are below the bird's beak 18 in the dislocation area to turn on first. This is caused by the silicide processing that can cause the silicide to ‘decorate’ the defect.
The present IGFET minimizes the effect of the dislocation at the edge of the device region by displacing the lateral edges of the source and drain regions from the adjacent edge of the opening and the dislocation. This minimizes the lateral diffusion of the source and drain impurities and the formation of metal silicides into the dislocation region. The spacing of the lateral edges of the source and drain regions from the adjacent edge of the opening and the dislocation region is produced by providing additional lateral opposed second gate regions or oxide barrier layer extending from the oxide layer into the adjacent regions of the substrate region and the first gate region extending therebetween. Both the first gate region and the two second gate regions or barrier layer are used in the self-aligned processing of the source and drain regions. The first gate region defines the length of the channel, while the two opposed second gate regions or barrier layer define the width of the channel region. The second gate portion or barrier extends sufficiently into the substrate region to space the width of the channel from the adjacent edge of the opening in the oxide.
The present device can be used in an ESD circuit in an integrated circuit. It may be connected with its source and drain regions between the supply terminals of the integrated circuit. It may also be connected to the input terminal and one of the supply terminals by itself or as part of a silicon controlled rectifier structure.
These and other aspects of the present disclosure will become apparent from the following detailed description of the disclosure, when considered in conjunction with accompanying drawings.
An IGFET, according to the present disclosure, having a similar structure as that shown in
The device of
Although the IGFET and process described in
In
The present IGFET may be used, and has been designed for use, in an ESD protection circuit. A typical example is illustrated in
As can be seen in the chart, the addition of the second gates over the LOCOS edge has resulted in significantly improved HBM results (namely, almost doubling). This is in line with the TLP results of
Various ESD protection devices or clamps are illustrated in
The present IGFET structure may be part of a silicon controlled diode SCR, as illustrated in
As can be seen from the present disclosure, the present IGFET device can be formed as part of any MOS-CMOS-BICMOS process without many modifications other than the formation of the additional gate portions. It should also be noted that the process can also be used with variation of lateral dielectric isolation, including trench isolation, and any process which would form a dislocation region adjacent the device formation region of the substrate.
The present device provides a substantial increase in ESD protection without an increase of area. Based on the results, it is even possible to reduce the area to provide ESD protection since the higher voltage capabilities can be accommodated.
Although the present disclosure has been described and illustrated in detail, it is to be clearly understood that this is done by way of illustration and example only and is not to be taken by way of limitation. The scope of the present disclosure is to be limited only by the terms of the appended claims.
The present application claims the benefit of provisional U.S. application Ser. No. 60/625,584 filed Nov. 8, 2004 and Ser. No. 60/693,435 filed Jun. 24, 2005, which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4849366 | Hsu et al. | Jul 1989 | A |
5528065 | Battersby et al. | Jun 1996 | A |
5637899 | Eimori et al. | Jun 1997 | A |
6121657 | Yama | Sep 2000 | A |
6146978 | Michael et al. | Nov 2000 | A |
6586807 | Nishida et al. | Jul 2003 | B2 |
7135742 | Harada et al. | Nov 2006 | B1 |
7202538 | Hopper et al. | Apr 2007 | B1 |
20010042894 | Brigham et al. | Nov 2001 | A1 |
20020048972 | Yamaguchi et al. | Apr 2002 | A1 |
20050207351 | Inagawa | Sep 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20060097293 A1 | May 2006 | US |
Number | Date | Country | |
---|---|---|---|
60625584 | Nov 2004 | US | |
60693435 | Jun 2005 | US |