Claims
- 1. A high performance bipolar semiconductor device in a silicon body comprising:
- a mesa emitter having a height of between about 5000 and 12000 Angstroms above said silicon body;
- passivation on the side peripheral surface of said mesa emitter;
- a base region including extrinsic and intrinsic base regions;
- said extrinsic base region surrounding said mesa emitter in said silicon body;
- said intrinsic base region forming a junction with said mesa emitter substantially in one plane; and
- an electrical contact to the top surface of said mesa emitter;
- an electrical contact to said extrinsic base region;
- said contact to said base region surrounding the said emitter mesa and abutting the said passivation on the peripheral surface of said emitter; and
- the thickness of said electrical contacts are substantially equal and about 1.5 to 2 times smaller than the height of said mesa emitter.
- 2. The device of claim 1 wherein a subcollector is located under said base region, a collector reachthrough made adjacent to said base region to said subcollector and an electrical contact made to said collector reachthrough.
- 3. The device of claim 1 wherein the said mesa emitter is N type, said base is P type and the said P-type base is of lower P-type concentration only in the base region below the base-mesa emitter junction.
- 4. The device of claim 1 wherein the thickness of said passivation on the peripheral surface of said emitter is less than about 4000 A.
- 5. An integrated circuit structure comprising:
- a plurality of high performance bipolar semiconductor devices electrically isolated from one another in a silicon body; and
- each of said devices comprising a mesa emitter having a height of between about 5000 and 12000 Angstroms above said silicon body, passivation on the side peripheral surface of said mesa emitter, a base region including extrinsic and intrinsic base regions, said extrinsic base region surrounding said mesa emitter in said silicon body, said intrinsic base region forming a junction with said mesa emitter substantially in one plane, an electrical contact to the top surface of said mesa emitter, an electrical contact to said extrinsic base region, said contact to said base region surrounding the said emitter mesa and abutting the said passivation on the peripheral surface of said emitter, and the thicknesses of said electrical contacts are substantially equal and about 1.5 to 2 times smaller than the height of said mesa emitter.
Parent Case Info
This is a division of application Ser. No. 818,640 filed July 25, 1977 now U.S. Pat. No. 4,099,987, and issued on July 11, 1978.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
Maheux, "Transistor for Monolithic Circuits," IBM Technical Disclosure Bulletin, vol. 11 (5/69), pp. 1690-1691. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
818640 |
Jul 1977 |
|