"Submicron-Gate Self-Aligned Gallium Arsenide FET Fabrication," (anon.), IBM Technical Disclosure Bulletin, vol. 22, No. 6, Nov. 1985, pp. 2687-2690. |
Johnson et al., "Method of Making Submicron Dimensions in Structures Using Sidewall Image Transfer Techniques," IBM Technical Disclosure Bulletin, vol. 26, No. 9, Feb. 1984, pp. 4587-4589. |
Jackson et al., "A Novel Submicron Fabrication Technique," IEDM, 1979, Conference Volume, pp. 58-61. |
Hunter et al., "A New Edge-Defined Approach for Submicrometer MOSFET Fabrication," IEEE Electron Device Letters, vol. EDL-2, No. 1, Jan. 1981, pp. 4-6. |
Ipri et al., "Submicrometer Polysilicon Gate CMOS/SOS Technology," IEEE Transactions on Electron Devices, vol. ED-27, No. 7, Jul. 1980, pp. 1275-1279. |
Japanese Journal of Applied Physics, vol. 19, No. 5, May 1980, pp. 1225-1227, "A New Field-Effect Transistor with Selectively Doped GaAs/n-Al.sub.x Ga.sub.1-x As Heterojunctions", by T. Mimura et al. |
IEEE Electron Device Letters, vol. EDL-5, No. 9, Sep. 1984, pp. 379-381, "A GaAs Gate Heterojunction FET", by P. M. Solomon et al. |
Electronics Letters, vol. 20, pp. 462-463, (1984), "n+-GaAs/Undoped GaAlAs/Undoped GaAs Field-Effect Transistor", by K. Matsumoto et al. |
Electronics Letters, vol. 21, No. 13, Jun. 20, 1985, pp. 580-581, "p-Channel GaAs SIS, (Semiconductor-Insulator-Semiconductor) FET", by K. Matsumoto et al. |