Fabrication of reflective layer on semiconductor light emitting devices

Information

  • Patent Grant
  • 8309377
  • Patent Number
    8,309,377
  • Date Filed
    Tuesday, March 1, 2005
    19 years ago
  • Date Issued
    Tuesday, November 13, 2012
    11 years ago
Abstract
Fabrication of Reflective Layer on Semiconductor Light emitting diodes A method for fabrication of a reflective layer on a semiconductor light emitting diode, the semiconductor light emitting diode having a wafer with multiple epitaxial layers on a substrate; the method comprising applying a first ohmic contact layer on a front surface of the multiple epitaxial layers, the first ohmic contact layer being of a reflective material to also act as a reflective layer.
Description
FIELD OF THE INVENTION

The present invention relates to the fabrication of a reflective layer on semiconductor light emitting diodes and particularly, though not exclusively, to such a method and light emitting diode where the reflective layer acts also as the ohmic contact to the front surface of the light emitting diode.


BACKGROUND TO THE INVENTION

Light emitting diodes have been recently used in large volume in mobile handsets, digital cameras, personal digital assistants, traffic lights, automobiles, and so forth. Higher brightness is required before light emitting diodes can be used for other applications such as, for example, general illumination, as the brightness of the emitted light is not sufficient for light emitting diodes to be used in such applications.


There are a few reasons why the brightness and output power of light emitting diodes is limited. One of the major reasons is the limited light extraction efficiency. Due to total reflection at the interface between light emitting diode surfaces (semiconductor), or plastic encapsulation of a light emitting diode, the external efficiency of most light emitting diodes is limited to a few percent of input electrical power, while the internal efficiency is often as high as over 90%. The internal quantum efficiency characterises how many photons are generated for each electron passing through the light emitting diode. The extraction efficiency is the percentage of the generated light that escapes from the semiconductor light emitting diode.


Various methodologies have been developed to improve the light extraction efficiency, including:

    • (a) surface texturing (I. Schnitzer and E. Yablonovitch, C. Caneau, T. J. Gmitter, and A Schere, Applied Physics Letters, Volume 63, page 2174, October 1993);
    • (b) replacing the absorbing substrate with a non-absorbing substrate (F. A Kish, F. M. Steranka, D. C. DeFevere, D. A. Vanderwater, K. G. Park, C. P. Kuo, T. D. Osentowski, M. J. Peanasky, J. G. Yu, R. M. Fletcher, D. A. Steigerwald, M. G. Craford, and V. M. Robbins, Applied Physics Letters, volume 64, page 2839, 1994);
    • (c) providing a mirror on or within the substrate (R. H. Homg, D. S. Wuu, S. C. Wei, C. Y. Tseng, M. F. Huang, K. H. Chang, P. H. Liu, K. C. Lin, Applied Physics Letters, Volume 75, page 3054, November 1999) by wafer bonding or eutectic bonding;
    • (d) changing the chip geometry; and
    • (e) growing a semiconductor distributed Bragg reflector mirror (H. Sugawara, H. Itaya, G. Hatakoshi, Journal of Applied Physics, Volume 74, page 3189, 1993);


      and so forth.


The reflective layer is normally on the rear surface—the surface to which the substrate is attached. This is because the ohmic contacts to the semiconductor are normally made on the front surface (especially for GaN light emitting diodes on a sapphire substrate), and light is emitted from the front surface and the edges of the substrate. To make this reflective layer requires a number of process steps. This is inefficient. Often the reflective layer reacts with the semiconductor layer and the solder materials, and adhesion of the reflective mirror layer to the underlying semiconductor is also a problem.


For GaN-based and AlGaInP light emitting diodes, the substrates are not good thermal conductive materials, and it is desirable to remove the substrate. In addition, the removal of the substrate simplifies the device fabrication with reflection mirrors, since the reflection mirror is on the front surface of the semiconductor, not on the back surface of the substrate, and acts also as the ohmic contact to the semiconductor front surface.


GaN blue laser performance is also improved by the removal of the substrate (W. S. Wong, M. A, Kneissl, U.S. Pat. No. 6,627,921 B2). Bonding the semiconductor epitaxial layers, either before or after the removal of the substrate from the semiconductor expitaxial layers, to a mechanical support (new substrate) by using eutectic bonding, wafer bonding, or by using organic bonding material, complicates the process and may limit the yield and throughput of the production. Often the bonding must be done at elevated temperatures. This may cause additional problems. For GaN light emitting diodes it is difficult to remove the sapphire substrate for the whole wafer and keep the epitaxial layer intact, making it difficult for large volume manufacturing by using bonding methods. This is because the bonding methods do not provide intimate and homogeneous bonding between the epitaxial layers and the new mechanical substrate, and the warping of the epitaxial layers on the new substrate causes cracks or stress in the epitaxial layers.


SUMMARY OF THE INVENTION

In accordance with a preferred form there is provided a method for fabrication of a reflective layer on a semiconductor light emitting diode, the semiconductor light emitting diode being made from a wafer with multiple epitaxial layers on a substrate; the method comprising applying a first ohmic contact layer on a front surface of the multiple epitaxial layers, the first ohmic contact layer being of a reflective material to also act as a reflective layer at its interface with the front surface.


The method may also include:

    • (a) applying to a front surface of the first ohmic contact layer a seed layer of a thermally conductive metal;
    • (b) electroplating a relatively thick layer of the thermally conductive metal on the seed layer; and
    • (c) removing the substrate.


The first ohmic contact layer may be coated with an adhesion layer prior to application of the seed layer.


The seed layer may be patterned with photoresist patterns before the electroplating step, the electroplating of the relatively thick layer being between the photoresist patterns. Between steps (b) and (c) there may be performed the additional step of annealing the wafer to improve adhesion. The photoresist patterns may be of a height of at least 50 micrometers, a thickness in the range 3 to 500 micrometers, and a spacing of 300 micrometers.


The seed layer may be electroplated without patterning, patterning being performed subsequently. Patterning may be by photoresist patterning and then wet etching; or by laser beam micro-machining of the relatively thick layer. The relatively thick layer may be of a height no greater that the photoresist height.


Alternatively, the relatively thick layer of thermally conductive metal may electroplated to a height greater than the photoresist and is subsequently thinned. Thinning may be by polishing.


After step (c) there may be included an extra step of forming on a rear surface of the epitaxial layers a second ohmic contact layer, the second ohmic contact layer being selected from the group consisting of: opaque, transparent, and semi-transparent. The second ohmic contact layer may be blank or patterned. Bonding pads may be formed on the second ohmic contact layer.


After step (c) ohmic contact formation and subsequent process steps may be carried out, the subsequent process steps including deposition of wire bond pads. The exposed rear surface of the epitaxial layer may be cleaned and etched before the second ohmic contact layer is deposited. The second ohmic contact layer may not cover the whole area of the second surface of the epitaxial layers.


After forming the second ohmic contact layer there is included testing of the light emitting devices on the wafer, and separating the wafer into individual devices. The light emitting devices may be fabricated without one or more selected from the group consisting of: lapping, polishing and dicing.


The first ohmic contact layer may be on o-type layers of the epitaxial layers, and the second ohmic contact layer may be formed on n-type layers of the expitaxial layers.


Dielectric films may be deposited on the epitaxial layers, openings cut in the dielectric films and second ohmic contact layer, and bond pads deposited on the epitaxial layers.


After step (c), electroplating of a thermally conductive metal on the epitaxial layers may be performed.


The thermally conductive metal may be copper, and the epitaxial layers may be multiple GaN-related layers.


In a further aspect, there is provided a light emitting device comprising epitaxial layers, a first ohmic contact layer on a front surface of the epitaxial layers, the first ohmic contact layer being of a reflective material and, at its interface with the epitaxial layers, acts as a mirror.


There may also be an adhesive layer on the first ohmic contact layer, a seed layer of a thermally conductive metal on the adhesive layer, and a relatively thick layer of the thermally conductive metal on the seed layer. The relatively thick layer may one or more of a heat sink, an electrical connector, and a mechanical support.


A second ohmic contact layer may be provided on a rear surface of the epitaxial layers; the second ohmic contact layer being a thin layer in the range of from 3 to 500 nanometers.


The second ohmic contact layer may also comprise bonding pads and may be selected from the opaque, transparent, and semitransparent.


There may be an adhesive layer on the first ohmic contact layer between the first ohmic contact layer and the relatively thick layer, and a seed layer of the thermally conductive metal between the adhesive layer and the relatively thick layer. The relatively thick layer may be at least 50 micrometers thick.


The light emitting device may be: a light emitting diode or a laser diode.





BRIEF DESCRIPTION OF THE DRAWINGS

In order that the invention may be better understood and readily put into practical effect there shall now be described by way of non-limitative example only a preferred embodiment of the present invention, the description being with reference to the accompanying illustrative (and not to scale) drawings in which:



FIG. 1 is a schematic representation of a light emitting device at a first stage in the fabrication process;



FIG. 2 is a schematic representation of the light emitting device of FIG. 1 at a second stage in the fabrication process;



FIG. 3 is a schematic representation of the light emitting device of FIG. 1 at a third stage in the fabrication process;



FIG. 4 is a schematic representation of the light emitting device of FIG. 1 at a fourth stage in the fabrication process;



FIG. 5 is a schematic representation of the light emitting device of FIG. 1 at a fifth stage in the fabrication process;



FIG. 6 is a schematic representation of the light emitting device of FIG. 1 at a sixth stage in the fabrication process;



FIG. 7 is a schematic representation of the light emitting device of FIG. 1 at the seventh stage in the fabrication process; and



FIG. 8 is a flow chart of the process.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

For the following description, the reference numbers in brackets refer to the process steps in FIG. 8.


To refer to FIG. 1, there is shown the first step in the process—the metallization on the p-type surface of the wafer 10.


The wafer 10 is an epitaxial wafer with a substrate and a stack of multiple epitaxial layers 14 on it. The substrate 12 can be, for example, sapphire, GaAs, InP, Si, and so forth. Henceforth a GaN sample having GaN layer(s) 14 on sapphire substrate 12 will be used as an example. The epitaxial layers 14 (often called epilayers) are a stack of multiple layers, and the lower part 16 (which is grown first on the substrate) is usually n-type layers and the upper part 18 is often p-type layers.


On the front or top surface of GaN layers 14 is a first ohmic contact layer 20 of a reflective material and having multiple metal layers. As the front surface is relatively smooth and as first ohmic contact layer has metal layers, it is reflective. Therefore, additional process steps are not required to fabricate the reflective layer. To ohmic contact layer 20 is added an adhesion layer 22, and a thin copper seed layer 24 (FIG. 2) (step 88) of a thermally conductive metal such as, for example, copper. The thermally conductive metal is preferably also electrically conductive. The stack of adhesion layers may be annealed after formation.


The first ohmic layer 20 may be a stack of multiple layers deposited and annealed on the epitaxial surface. It may not be part of the original wafer. For GaN, GaA, and InP devices, the epitaxial wafer often contains an active region that is sandwiched between n-type and p-type semiconductors. In most cases the top layer is p-type.


As shown in FIG. 3, using standard photolithography (89), the thin copper seed layer 24 is patterned with relatively thick photoresists 26. The photoresist patterns 26 are of a height of at least 50 micrometers, preferably in the range 50 to 300 micrometers, more preferably 200 micrometers; and with a thickness of about 3 to 500 micrometers. They are preferably separated from each other by a spacing of about 300 micrometers, depending on the design of the final chips. The actual pattern depends on device design.


A patterned layer 28 of copper is then electroplated onto layer 24 (90) between photoresists 26 to form a heat sink that forms a part of the substrate. The copper layer 28 is preferably of a height no greater than that of the photoresists 26. However, the copper layer 28 may be of a height greater than that of the photoresists 26. In such a case, the copper layer 28 may be subsequently thinned to be of a height no greater than that of the photoresists 26. Thinning may be by polishing or wet etching. The photoresists 26 may or may not be removed after the copper plating. Removal may be by a standard and known method such as, for example, resin in the resist stripper solution, or by plasma etching.


Depending on the device design, processing of the epitaxial layers 14 follows using standard processing techniques such as, for example, cleaning (80), lithography (81), etching (82), device isolation (83), passivation (84), metallization (85), thermal processing (86), and so forth. (FIG. 4). The wafer 10 is then annealed (87) to improve adhesion.


The epitaxial layer 14 is usually made of n-type layers 16 on the original substrate 12; and p-type layers on the original front or top surface 18 which is now covered with the ohmic layer 20, adhesion layer 22, copper seed layer 24, and the electroplated thick copper layer 28.


In FIG. 5, the original substrate layer 12 is then removed (91) using, for example, the method of Kelly [M. K. Kelly, O. Ambacher, R. Dimitrov, R. Handschuh, and M. Stutzmann, phys. stat. sol. (a) 159, R3 (1997)]. The substrate may also be removed by polishing or wet etching.



FIG. 6 is the penultimate step and is particularly relevant for light emitting diodes where a second ohmic contact layer 30 is added on the rear surface of, (or beneath), epitaxial layers 14, for light emission. Bonding pads 32 are also added. The second ohmic contact layer 30 is preferably transparent or semi-transparent It is more preferably a thin layer and may be in the range of 3 to 50 nm thick.


Prior to adding second ohmic contact layer 30, known preliminary processes may be performed. These may be, for example, photolithography (92, 93), dry etching (94, 95), and photolithography (96).


Annealing (98) may follow the deposition of second ohmic contact layer 30.


The chips/dies are then tested (99) by known and standard methods. The chips/dies can then be separated (100) (FIG. 7) into individual devices/chips 1 and 2 without lapping/polishing the substrate, and without dicing. Packaging follows by standard and known methods.


The top surface of the epitaxial layer 14 is preferably in the range of about 0.1 to 2.0 microns, preferably about 0.3 microns, from the active region. As the active region of the light emitting diode chip in this configuration is close to a relatively thick copper pad 28, the rate of heat removal is improved over the sapphire configuration.


Additionally or alternatively, the relatively thick layer 28 may be used to provide mechanical support for the chip. It may also be used to provide a path for heat removal from the active region of the light emitting device chip, and may also be used for electrical connection.


The plating step is performed at the wafer level (i.e., before the dicing operation) and may be for several wafers at the one time.


The first ohmic contact layer 20, being metal and relatively smooth, is quite shiny and therefore highly reflective of light. As such the first ohmic contact layer 20, at its interface with the front surface of epitaxial layers 14, also acts as a reflective surface, or mirror, to improve light output. This is achieved without additional fabrication steps. The ohmic contact layer/reflective layer 20 may be of a pure metal or a stack of multiple metal layers, for example, Ni/Au, Ru/Au, Indium Tin Oxide (ITO), Ta/Ti, and so forth.


Although the preferred embodiments refer to the use of copper, any other platable material may be used provided it is electrically and/or heat conductive, or provides the mechanical support for the light emitting device.


By combining the reflection mirror layer formation and ohmic contact formation in a single step, the problem of bonding to another substrate is avoided. Electroplating of copper or other thermally and electrically conductive materials (e.g. metals) on the reflective mirror/ohmic contact layer is preferably at room temperature. This avoids the elevated temperatures used in present bonding processes. The relatively thick electroplated layer may be, for example, 250 micron thick. As such, it may serve as a mechanical support, thermal conductor, and an electrical conductor, thus making the removal of the original substrate somewhat easier.


Preferably, each light emitting diode die is isolated from other dies before the removal of the substrate, thus any warping or bending of the whole wafer during or after the removal of the substrate does not cause stress or cracks in individual light emitting diode dies. Since the relatively thick layer is electrically conductive, current can flow from on side of the die to the other. As a result, only one bonding wire is required. Most GaN-based light emitting diodes are on the market require two-wire bonding, as the sapphire is an insulator.


Whilst there has been described in the foregoing description a preferred form of the present invention, it will be understood by those skilled in the technology that many variations or modifications in design, construction or operation may be made without departing from the present invention.

Claims
  • 1. A method for fabrication of a reflective layer on a semiconductor light emitting diode, the semiconductor light emitting diode being made from a wafer with multiple epitaxial layers on a substrate, the method comprising: applying a first ohmic contact layer on a front surface of the multiple epitaxial layers, the first ohmic contact layer being of a reflective material to also act as a reflective layer at its interface with the front surface;applying a second ohmic contact layer on a rear surface of the multiple epitaxial layers, wherein the second ohmic contact layer is transparent or semi-transparent;applying to a front surface of the first ohmic contact layer a seed layer of a thermally conductive metal; andelectroplating a relatively thick layer of the thermally conductive metal on the seed layer, the relatively thick layer of the thermally conductive metal being electrically conductive such that only a single bonding wire is required for the semiconductor light emitting diode.
  • 2. A method as claimed in claim 1, further comprising: removing the substrate.
  • 3. A method as claimed in claim 2, wherein after electroplating a relatively thick layer and before removing the substrate there is performed the additional step of annealing the wafer to improve adhesion.
  • 4. A method as claimed in claim 2, wherein the second ohmic contact layer is applied after removing the substrate; the second ohmic contact layer being one of blank and patterned.
  • 5. A method as claimed in claim 4, wherein at least one bonding pad is formed on the second ohmic contact layer.
  • 6. A method as claimed in claim 4, wherein the second ohmic contact layer does not cover the whole area of the second surface of the epitaxial layers.
  • 7. A method as claimed in claim 4, wherein the second ohmic contact layer is formed on n-type layers of the epitaxial layers.
  • 8. A method as claimed in claim 2, wherein after removing the substrate ohmic contact formation and subsequent process steps are carried out, the subsequent process steps including deposition of at least bonding pad.
  • 9. A method as claimed in claim 8, wherein the exposed epitaxial layer is cleaned and etched before the second ohmic contact layer is deposited.
  • 10. A method as claimed in claim 8, wherein after forming the second ohmic contact layer there is included testing of the light emitting devices on the wafer, and separating the wafer into individual devices.
  • 11. A method as claimed in claim 2, wherein the thermally conductive metal comprises copper and the epitaxial layers comprise multiple GaN-related layers.
  • 12. A method as claimed in claim 1, wherein the first ohmic contact layer is coated with an adhesion layer prior to application of the seed layer.
  • 13. A method as claimed in claim 1, wherein the seed layer is patterned with photoresist patterns before the electroplating the relatively thick layer, the electroplating of the relatively thick layer being between the photoresist patterns.
  • 14. A method as claimed in claim 13, wherein the photoresist patterns are of a height of at least 50 micrometers.
  • 15. A method as claimed in claim 13, wherein the photoresist patterns have a thickness in the range of 3 to 500 micrometers.
  • 16. A method as claimed in claim 13, wherein the photoresist patterns have a spacing of 300 micrometers.
  • 17. A method as claimed in claim 1, wherein the electroplating a relatively thick layer of the thermally conductive metal on the seed layer comprises electroplating the seed layer without patterning, patterning being performed subsequently.
  • 18. A method as claimed in claim 17, wherein patterning is by one of: photoresist patterning and then wet etching, and laser beam micro-machining of the relatively thick layer.
  • 19. A method as claimed in claim 1, wherein the relatively thick layer is of a height no greater than the photoresist height.
  • 20. A method as claimed in claim 1, wherein the relatively thick layer of thermally conductive metal is electroplated to a height greater than the photoresist and is subsequently thinned by polishing.
  • 21. A method as claimed in claim 1, wherein the light emitting devices are fabricated without one or more selected from the group consisting of: lapping, polishing and dicing.
  • 22. A method as claimed in claim 1, wherein the first ohmic contact layer is on p-type layers of the epitaxial layers.
Priority Claims (1)
Number Date Country Kind
200401964-2 Apr 2004 SG national
PCT Information
Filing Document Filing Date Country Kind 371c Date
PCT/SG2005/000062 3/1/2005 WO 00 8/22/2007
Publishing Document Publishing Date Country Kind
WO2005/098974 10/20/2005 WO A
US Referenced Citations (104)
Number Name Date Kind
3897627 Klatskin Aug 1975 A
4107720 Pucel et al. Aug 1978 A
5192987 Khan et al. Mar 1993 A
5405804 Yabe Apr 1995 A
5654228 Shieh et al. Aug 1997 A
5719433 Delage et al. Feb 1998 A
5811927 Anderson et al. Sep 1998 A
5879862 Roh Mar 1999 A
5917202 Haitz et al. Jun 1999 A
6020261 Weisman Feb 2000 A
6091085 Lester Jul 2000 A
6117784 Uzoh Sep 2000 A
6169297 Jang et al. Jan 2001 B1
6210479 Bojarczuk et al. Apr 2001 B1
6259156 Kohno Jul 2001 B1
6303405 Yoshida et al. Oct 2001 B1
6307218 Steigerwald et al. Oct 2001 B1
6319778 Chen et al. Nov 2001 B1
6365429 Kneissl et al. Apr 2002 B1
6380564 Chen et al. Apr 2002 B1
6420242 Cheung et al. Jul 2002 B1
6420732 Kung et al. Jul 2002 B1
6426512 Ito et al. Jul 2002 B1
6448102 Kneissl et al. Sep 2002 B1
6455870 Wang et al. Sep 2002 B1
6492661 Chien et al. Dec 2002 B1
6509270 Held Jan 2003 B1
6562648 Wong et al. May 2003 B1
6573537 Steigerwald et al. Jun 2003 B1
6586875 Chen et al. Jul 2003 B1
6589857 Ueda et al. Jul 2003 B2
6627921 Wong et al. Sep 2003 B2
6627989 Kohno et al. Sep 2003 B2
6649437 Yang et al. Nov 2003 B1
6677173 Ota Jan 2004 B2
6821804 Mack et al. Nov 2004 B2
7166861 Saito et al. Jan 2007 B2
7338822 Wu et al. Mar 2008 B2
7348212 Schiaffino et al. Mar 2008 B2
7547578 Agarwal et al. Jun 2009 B2
7763477 Yuan et al. Jul 2010 B2
8004001 Yuan et al. Aug 2011 B2
8034643 Kang et al. Oct 2011 B2
8067269 Yuan et al. Nov 2011 B2
8124994 Yuan et al. Feb 2012 B2
20010055324 Ota Dec 2001 A1
20020022286 Nikolaev et al. Feb 2002 A1
20020034835 Chen et al. Mar 2002 A1
20020093023 Camras et al. Jul 2002 A1
20020113279 Hanamaki et al. Aug 2002 A1
20020117681 Weeks et al. Aug 2002 A1
20020134985 Chen et al. Sep 2002 A1
20020137243 Chen et al. Sep 2002 A1
20020179910 Slater, Jr. Dec 2002 A1
20030038284 Kurahashi et al. Feb 2003 A1
20030064535 Kub et al. Apr 2003 A1
20030111667 Schubert Jun 2003 A1
20030151357 Uemura Aug 2003 A1
20030178626 Sugiyama et al. Sep 2003 A1
20030189212 Yoo Oct 2003 A1
20030189215 Lee et al. Oct 2003 A1
20030218179 Koide et al. Nov 2003 A1
20040026709 Bader et al. Feb 2004 A1
20040031967 Fudeta et al. Feb 2004 A1
20040033638 Bader et al. Feb 2004 A1
20040065889 Ueda et al. Apr 2004 A1
20040104395 Hagimoto et al. Jun 2004 A1
20040110395 Ueda et al. Jun 2004 A1
20040130037 Mishra et al. Jul 2004 A1
20040144991 Kikkawa Jul 2004 A1
20040217362 Slater, Jr. et al. Nov 2004 A1
20040235210 Tamura et al. Nov 2004 A1
20050014303 Tsai et al. Jan 2005 A1
20050026399 Chien et al. Feb 2005 A1
20050035354 Lin et al. Feb 2005 A1
20050082555 Chien et al. Apr 2005 A1
20050087884 Stokes et al. Apr 2005 A1
20050093002 Tsai et al. May 2005 A1
20050098792 Lee et al. May 2005 A1
20050127397 Borges et al. Jun 2005 A1
20050142875 Yoo Jun 2005 A1
20050164482 Saxler Jul 2005 A1
20050173692 Park et al. Aug 2005 A1
20050208435 Chen et al. Sep 2005 A1
20060002442 Haberern et al. Jan 2006 A1
20060006554 Yoo et al. Jan 2006 A1
20060099730 Lee et al. May 2006 A1
20060124939 Lee et al. Jun 2006 A1
20060151801 Doan et al. Jul 2006 A1
20060154389 Doan Jul 2006 A1
20060154390 Tran et al. Jul 2006 A1
20060154391 Tran et al. Jul 2006 A1
20060154392 Tran et al. Jul 2006 A1
20060154393 Doan et al. Jul 2006 A1
20060157721 Tran et al. Jul 2006 A1
20060163586 Denbaars et al. Jul 2006 A1
20060186418 Edmond et al. Aug 2006 A1
20070029541 Xin et al. Feb 2007 A1
20080105303 Oswald et al. May 2008 A1
20080164480 Kang et al. Jul 2008 A1
20080210970 Kang et al. Sep 2008 A1
20080265366 Guo et al. Oct 2008 A1
20100047996 Yuan et al. Feb 2010 A1
20100295014 Kang et al. Nov 2010 A1
Foreign Referenced Citations (69)
Number Date Country
1373522 Oct 2002 CN
1 061 590 Dec 2000 EP
1 139 409 Oct 2001 EP
1 326 290 Jul 2003 EP
1 502 284 Feb 2005 EP
1693891 Aug 2006 EP
50-074876 Jun 1975 JP
52-055480 May 1977 JP
59-112667 Jun 1984 JP
63-095661 Apr 1988 JP
04-078186 Mar 1992 JP
05-291621 Nov 1993 JP
7326628 Dec 1995 JP
10-117016 May 1998 JP
2000-164928 Jun 2000 JP
2000-183400 Jun 2000 JP
2000-277804 Oct 2000 JP
2000-294837 Oct 2000 JP
2001-035974 Feb 2001 JP
2001-036129 Feb 2001 JP
2001-049491 Feb 2001 JP
2001-168094 Jun 2001 JP
2001-168387 Jun 2001 JP
2001-237461 Aug 2001 JP
2001-274507 Oct 2001 JP
2001-313422 Nov 2001 JP
2003-152138 May 2003 JP
2003-218383 Jul 2003 JP
2003-303743 Oct 2003 JP
2003-309286 Oct 2003 JP
2003-318443 Nov 2003 JP
2003-347590 Dec 2003 JP
2004-072052 Mar 2004 JP
2004-088083 Mar 2004 JP
2004-319552 Nov 2004 JP
2005-012188 Jan 2005 JP
2005-236048 Sep 2005 JP
2005-260255 Sep 2005 JP
2005-286187 Oct 2005 JP
2006-253647 Sep 2006 JP
20010088931 Sep 2001 KR
10-0338180 May 2002 KR
10-2002-079659 Oct 2002 KR
20040058479 Jul 2004 KR
20040104232 Dec 2004 KR
200401424-7 Mar 2004 SG
200506301-1 Sep 2005 SG
200506897-8 Oct 2005 SG
200508210-2 Dec 2005 SG
200605500-8 Aug 2006 SG
200606050-3 Sep 2006 SG
419836 Jan 2001 TW
475276 Feb 2002 TW
540171 Jul 2003 TW
WO 0147039 Jun 2001 WO
WO 03088320 Oct 2003 WO
WO 2004102686 Nov 2004 WO
WO 2005029572 Mar 2005 WO
WO 2005029573 Mar 2005 WO
WO 2005062745 Jul 2005 WO
WO 2005064666 Jul 2005 WO
WO 2005088743 Sep 2005 WO
WO 2005096365 Oct 2005 WO
WO 2005104780 Nov 2005 WO
WO 2007046773 Apr 2007 WO
WO 2007037762 May 2007 WO
WO 2007073354 Jun 2007 WO
WO 2008020819 Feb 2008 WO
WO 2008030188 Mar 2008 WO
Related Publications (1)
Number Date Country
20080121908 A1 May 2008 US