Claims
- 1. A process of fabricating a capacitor structure of a semiconductor memory cell including a lower electrode, a capacitor thin film composed of a ferroelectric thin film formed on the lower electrode, and an upper electrode formed on the capacitor thin film, comprising the step of:
- forming, the upper electrode layer made from Ru.sub.1-x O.sub.x where 0.1<x<0.64, on the ferroelectric thin film by sputtering, reactive sputtering, electron beam deposition, or MOCVD.
- 2. A process of fabricating a capacitor structure of a semiconductor memory cell according to claim 1, further comprising the step of heat-treating the upper electrode layer formed by sputtering, reactive sputtering, electron beam deposition, or MOCVD, in an oxygen gas atmosphere at a temperature T.degree. C. (T<625).
- 3. A process of fabricating a capacitor structure of a semiconductor memory cell including a lower electrode, a capacitor thin film composed of a ferroelectric thin film formed on the lower electrode, and an upper electrode formed on the capacitor thin film, comprising the steps of:
- forming a Ru layer on the ferroelectric thin film by sputtering, reactive sputtering, electron beam deposition, or MOCVD; and
- heat-treating the Ru layer in an oxygen gas atmosphere at a temperature T'.degree. C. (575<T'<625);
- whereby the upper electrode layer made from Ru.sub.1-x O.sub.x where 0.1<x<0.64 is formed on the ferroelectric thin film.
- 4. A process of fabricating a capacitor structure of a semiconductor memory cell according to claim 1, wherein the ferroelectric thin film is made from a ferroelectric material of a Bi based layer structure perovskite type.
- 5. A process of fabricating a capacitor structure of a semiconductor memory cell according to claim 1, wherein the ferroelectric thin film contains, as a main crystal phase, a crystal phase expressed by Bi.sub.X (Sr, Ca, Ba).sub.Y (Ta.sub.z, Nb.sub.1-z).sub.2 O.sub.d where 1.7.ltoreq.X.ltoreq.2.5, 0.6.ltoreq.Y.ltoreq.1.2, 0.ltoreq.Z.ltoreq.1.0, and 8.0.ltoreq.d.ltoreq.10.0.
- 6. A process of fabricating a capacitor structure of a semiconductor memory cell according to claim 1, wherein the ferroelectric thin film is made from Pb(Zr.sub.1-y, Ti.sub.y)O.sub.3 where 0<y<1.
- 7. A process of fabricating a capacitor structure, comprising the steps of:
- forming a lower electrode on a substrate;
- forming a ferroelectric thin film on the lower electrode; and
- forming a thin film made from Ru.sub.1-x O.sub.x where 0.1<x<0.64 on the ferroelectric thin film.
- 8. A process of fabricating a capacitor structure according to claim 7, wherein the thin film made from Ru.sub.1-x O.sub.x is formed in such a manner as to be brought in contact with the ferroelectric thin film.
- 9. A process of fabricating a capacitor structure according to claim 7, further comprising, after said step of forming the thin film made from Ru.sub.1-x O.sub.x, the step of annealing said thin film made from Ru.sub.1-x O.sub.x in an atmosphere at least containing hydrogen.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-308705 |
Nov 1996 |
JPX |
|
8-350912 |
Dec 1996 |
JPX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/958,444 filed Oct. 27, 1997, U.S. Pat. No. 5,864,153.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5366920 |
Yamamichi et al. |
Nov 1994 |
|
5496437 |
Desu et al. |
Mar 1996 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
958444 |
Oct 1997 |
|