Claims
- 1. In a data storage device including a plurality of floating gate storage transistors having respective control gates, sources and drains, an apparatus for hot electron injecting a charge into a floating gate comprising:
- a voltage source, coupled to the control gate, the source, and the drain of a selected floating gate storage transistor, to supply a gate programming potential to the control gate, a voltage to the source, and a voltage to the drain of the selected floating gate storage transistor to hot electron inject a charge into the floating gate; and
- a control circuit coupled to the voltage source for varying the gate programming potential during hot electron injection within a single pulse having a first interval and a second interval after the first interval, so that a first potential sufficient to induce hot electron injection is applied during the first interval of the single pulse and a second potential higher than the first potential is applied during the second interval of the single pulse.
- 2. The apparatus of claim 1, wherein the control circuit changes the gate programming potential from the first potential to the second potential relatively abruptly after the first interval.
- 3. The apparatus of claim 1, wherein the control circuit changes the gate programming potential from the first potential to the second potential relatively gradually after the first interval.
- 4. The apparatus of claim 1, wherein the voltage source includes a controllable voltage source applying a voltage to the control gate of the selected floating gate storage transistor, and the control circuit controls the gate programming potential by maintaining the voltage on the source of the selected floating gate storage transistor at a substantially constant programming voltage and controlling the controllable voltage source to vary the voltage applied to the control gate of the selected floating gate storage transistor.
- 5. The apparatus of claim 4, wherein the voltage source applies substantially a ground potential to the sources of the floating gate storage transistors during programming.
- 6. The apparatus of claim 1, wherein the data storage device includes a data line coupled to the drains of a subset of the plurality of floating gate storage transistors, and further includes a circuit coupled with the data line to reduce load resistance of the data line during programming.
Parent Case Info
This application is a divisional of application Ser. No. 08/393,243, filed Feb. 23, 1995, which is a continuation of application Ser. No. 08/108,671, filed Aug. 31, 1993, now abandoned.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
393243 |
Feb 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
108671 |
Aug 1993 |
|