Claims
- 1. A semiconductor memory comprising:
- plurality of memory cells;
- a sense amplifier coupled to the plurality of memory cells, wherein the sense amplifier has a control input for receiving a latching signal;
- a sense amplifier control receiving a sense amplifier strobe signal and outputting the latching signal to the sense amplifier;
- a first power supply having a power input coupled to an external voltage supply and a power output supplying current to the semiconductor memory at a regulated voltage level;
- a second power supply having a greater current sourcing capacity than the first power supply and having a power input coupled to the external voltage supply, a power output supplying current to the sense amplifier control input, and a control input, wherein the second power supply selectively couples current directly from the external voltage supply to the second power supply's power output in response to a signal on the control input; and
- a pulse generator responsive to the sense amplifier strobe to generate a pulse of a preselected duration coupled to the control input of the second power supply.
- 2. The semiconductor memory of claim 1 wherein the second power supply further comprising: a precharge circuit for precharging the control input of the second power supply before the signal is applied to the control input of the second power supply.
- 3. The semiconductor memory of claim 2 wherein the precharge circuit is deactivated in response to the signal applied to the control input.
- 4. The semiconductor memory of claim 1 wherein the second power supply further comprising a clamp circuit coupled between the power output of the first power supply and the control input of the second power supply, wherein the clamp circuit prevents voltage on the control input from rising more than a preselected amount above the regulated voltage level.
- 5. The semiconductor memory of claim 1 further comprising:
- wherein the second power supply including a control transistor having first terminal coupled to receive the external voltage supply, a second terminal coupled to the control input of the second power supply, and a gate; and
- a voltage level shifter having an input coupled to the output of the pulse generator and an output coupled to the gate of the control transistor.
Parent Case Info
This is a division of application Ser. No. 08/833,083, filed on Apr. 4, 1997, now U.S. Pat. No. 5,818,891, which is hereby incorporated by reference in its entirety.
US Referenced Citations (4)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 454 170 A2 |
Oct 1991 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
833083 |
Apr 1997 |
|