Claims
- 1. A memory circuit comprising micromirror device comprising:an array of memory cells; at least one bitline electrically connected to at least one of said memory cells; at least one bitline driver electrically connected to said at least one bitline, said bitline driver for driving a data signal on said bitline connected thereto; and at least one auxiliary bitline driver electrically connected to said bitline, said auxiliary bitline driver able to sense said data signal and to drive said data signal on said bitline.
- 2. The memory circuit of claim 1, further comprising a row selector for causing a write operation in at least one said memory cell.
- 3. The memory circuit of claim 1, said bitline comprising an electrically conductive signal path connected by a middle portion to at least two said memory cells, by a first end portion to said bitline driver, and by a second end portion to said auxiliary driver.
- 4. The memory circuit of claim 1, said auxiliary driver comprising a tristateable driver circuit, said tristateable driver circuit having an input electrically connected to said bitline and an output electrically connected to said bitline.
- 5. A line driver circuit comprising:a load circuit; a conductive signal path electrically connected to said load circuit; a line driver electrically connected to said conductive signal path, said line driver for driving a signal on said conductive signal path; and an auxiliary line driver electrically connected to said conductive path, said auxiliary line driver able to sense said signal and to drive said signal on said conductive path.
- 6. The line driver circuit of claim 5, further comprising a selector for enabling said load circuit.
- 7. The line driver circuit of claim 5, said conductive signal path connected by a middle portion to at least two said load circuits, by a first end portion to said line driver, and by a second end portion to said auxiliary line driver.
- 8. The line driver circuit of claim 5, said auxiliary line driver comprising a tristateable driver circuit, said tristateable driver circuit having an input electrically connected to said conductive signal path and an output electrically connected to said conductive signal path.
- 9. A method of writing to a memory array, said method comprising the steps of:driving a data signal on a bitline to a portion of said memory array with a bitline driver; sensing said data signal at a location remote to said bitline driver; driving said sensed data signal on said bitline with an auxiliary bitline driver.
- 10. The method of claim 9, further comprising the step of storing said data signal in at least one memory cell in said memory array.
- 11. The method of claim 9, said step of driving said data signal on said bitline comprises the step of enabling a first bitline driver.
- 12. The method of claim 9, said step of sensing said data signal at a location remote to said bitline driver comprising the step of providing said data signal to an input of said auxiliary bitline driver.
- 13. The method of claim 9, said step of driving said sensed data signal on said bitline with an auxiliary bitline driver comprising the step of enabling an output of said auxiliary bitline driver.
Parent Case Info
This application claims priority under 35 USC §119(e)(1) of provisional application number 60/114,129 filed Dec. 30, 1998.
US Referenced Citations (4)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/114129 |
Dec 1998 |
US |