Claims
- 1. A memory comprising:
- an array of volatile memory cells, each of which includes as its memory element a ferroelectric field effect transistor (FET) which stores information in a polarization state that decays over time; and
- sense and refresh circuitry connected to the array of volatile memory cells and which during operation repeatedly reads stored data within each cell by sensing source-to-drain conductivity of the ferroelectric transistor and refreshes the stored data by restoring the ferroelectric Polarization state of the ferroelectric FETs of each cell.
- 2. The memory of claim 1 wherein said sense and refresh circuitry is programmed to periodically refresh the stored data in the array of memory cells.
- 3. The memory of claim 1 wherein said sense and refresh circuitry is programmed to periodically sense the stored data in a selected one of the memory cells and if the sensed data in the selected memory cell has decayed to below a threshold value to automatically refresh the data stored in the selected memory cell.
- 4. The memory of claim 1 wherein each memory cell in the array of memory cells further comprises a select transistor connected to the ferroelectric FET in that memory cell.
- 5. The memory of claim 4 wherein in each memory cell in the array of memory cells, the select transistor is connected to a gate of the ferroelectric FET in that memory cell.
- 6. The memory of claim 4 wherein in each memory cell in the array of memory cells, the select transistor is connected to one of a source and drain of the ferroelectric FET in that memory cell.
- 7. The memory of claim 1 wherein in each memory cell of the array of memory cells, the ferroelectric transistor includes a gate dielectric made of ferroelectric material.
- 8. The memory of claim 1 wherein in each memory cell of the array of memory cells, the ferroelectric transistor includes a gate dielectric stack made up of a layer of ferroelectric material and a layer of dielectric material.
- 9. The memory of claim 8 wherein in each memory cell of the array of memory cells, the layer of dielectric material lies between the ferroelectric material and a channel region in the ferroelectric transistor.
- 10. The memory of claim 1 wherein in each memory cell of the array of memory cells, the ferroelectric transistor includes a gate dielectric stack made up of a layer of ferroelectric material and first and second layers of dielectric material.
- 11. The memory of claim 10 wherein in each memory cell of the array of memory cells, the ferroelectric material is sandwiched between the first and second layers of dielectric material.
- 12. The memory of claim 1 wherein said sense and refresh circuitry is structured to non-destructively read stored data within each cell by sensing source-to-drain conductivity of the ferroelectric transistor.
- 13. A DRAM comprising:
- an array of volatile memory cells, each of which includes a ferroelectric field effect transistor (FET) as its memory element and which stores information as a ferroelectric polarization state, wherein the DRAM determines a stored value within any given memory cell by non-destructively sensing source-to-drain conductivity of the corresponding ferroelectric FET, and wherein the memory elements are volatile because the ferroelectric polarization state decays.
- 14. The DRAM of claim 13 wherein the determination of the stored value within any given memory cell is done non-destructively.
Parent Case Info
This application claims the benefit under 35 U.S.C. .sctn. 119(e)(1) of U.S. provisional application Ser. No. 60/061,859, filed Oct. 14, 1997.
US Referenced Citations (16)
Non-Patent Literature Citations (2)
| Entry |
| Xiewen Wang et al., "Highly Reliable Silicon Nitride Thin Films Made by Jet Vapor Deposition", J. Appl. Phys., vol. 34, 1995, pp. 956-959. |
| Michael J. Zulich, "DRAM: The Next Generation", Originally published in Computer Shopper, Jun. 1997, pp. 1-5. |