Claims
- 1. A semiconductor memory comprising:
a memory cell comprising at least one first MOS transistor having a threshold level of at or near 0V and at least one capacitor to store information electrically connected to an electrode of said first MOS transistor; a word line electrically connected to a gate of said first MOS transistor; a bit line electrically connected to the first MOS transistor at a node of said first transistor different from the electrode of said first MOS transistor where the capacitor is connected; and a sense amplifier which compares voltage on the bit line with a reference voltage and amplifies the voltage difference.
- 2. The semiconductor memory according to claim 1, wherein the capacitor employs a ferroelectric thin film as an insulator between the electrodes thereof.
- 3. The semiconductor memory according to claim 1, wherein the capacitor employs a gate oxide film as an insulator between the electrodes thereof.
- 4. The semiconductor memory according to claims 1, wherein a voltage to which the word line is electrically elevated is equal to a supply voltage.
- 5. The semiconductor memory according to claims 2, wherein a voltage to which the word line is electrically elevated is equal to a supply voltage.
- 6. The semiconductor memory according to claims 3, wherein a voltage to which the word line is electrically elevated is equal to a supply voltage.
- 7. The semiconductor memory according to claim 1, wherein a voltage on the word line is a negative value when the word line is not selected.
- 8. The semiconductor memory according to claim 5, wherein a voltage on the word line is a negative value when the word line is not selected.
- 9. The semiconductor memory according to claim 6, wherein a voltage on the word line is a negative value when the word line is not selected.
- 10. The semiconductor memory according to claim 4, wherein a voltage on the word line is a negative value when the word line is not selected.
- 11. The semiconductor memory according to claim 1, wherein a voltage on a lower voltage side of the sense amplifier is a positive value.
- 12. The semiconductor memory according to claim 2, wherein the voltage on a lower voltage side of the sense amplifier is a positive value.
- 13. The semiconductor memory according to claim 3, wherein the voltage on a lower voltage side of the sense amplifier is a positive value.
- 14. The semiconductor memory according to claim 4, wherein the voltage on a lower voltage side of the sense amplifier is a positive value.
- 15. The semiconductor memory according to claim 5, wherein the voltage on a lower voltage side of the sense amplifier is a positive value.
- 16. The semiconductor memory according to claim 6, wherein the voltage on a lower voltage side of the sense amplifier is a positive value.
- 17. A semiconductor memory comprising:
a memory cell unit comprising a plurality of memory cells in each of which electrodes of a ferroelectric capacitor are electrically connected to a source and a drain of a first MOS transistor, respectively; a plurality of word lines each of which is electrically connected to a gate of said first MOS transistor; a plate line electrically connected to one of the two electrodes of said memory cell unit; a switch which is used to select a block and which is electrically connected to the other one of the two electrodes of the memory cell unit; a bit line electrically connected to the first MOS transistor; and a sense amplifier to compare and amplify voltages of a bit line pair of the bit line and its complementary bit line; wherein the first MOS transistor has a threshold level of at or near 0V.
- 18. The semiconductor memory according to claim 17, wherein a voltage to which the word line is electrically elevated is equal to a supply voltage.
- 19. The semiconductor memory according to claim 17, wherein the voltage on the word line is a negative value when the word line is not selected.
- 20. The semiconductor memory according to claim 18, wherein the voltage on the word line is a negative value when the word line is not selected.
- 21. The semiconductor memory according to claim 17, wherein the voltage on the lower voltage side of the sense amplifier is a positive value.
- 22. A ferroelectric memory comprising:
a memory cell unit comprising a plurality of memory cells in each of which one of the two electrodes of a ferroelectric capacitor is electrically connected to a source of a first MOS transistor and the other one of the two electrodes is electrically connected to the drain thereof; a plurality of word lines each of which is electrically connected to a gate of said first MOS transistor; a plate line electrically connected to one of the two electrodes of said memory cell unit; a bit line electrically connected to the other one of the two electrodes of the memory cell unit via a block select switching device; a sense amplifier to compare and amplify voltages of a bit line pair of said bit line and its complementary bit line; a pair of second transistors each of which receives the voltage of the bit line pair at each control electrode, the pair of input/output nodes of the sense amplifier being electrically connected between each pair of the electrodes of the second transistors; and a pair of third transistors for data writing each of which is inserted between the pair of the input/output nodes of the sense amplifier and the bit line pair, and controlled to convey data which was amplified by the sense amplifier to the bit line pair.
- 23. The ferroelectric memory according to claim 22, further comprising an equalization circuit connected between the bit line pair, for equalizing the bit line pair to 0V with a specific timing.
- 24. A ferroelectric memory comprising:
a memory cell array comprising a plurality of memory cells in each of which an electrode of a first MOS transistor is electrically connected to an electrode of at least one ferroelectric capacitor; a word line which is electrically connected to a gate of said first MOS transistor; a bit line electrically connected to the first transistor at a node of said first transistor different from the electrode of said first MOS transistor where the ferroelectric capacitor is electrically connected; a plate line electrically connected to the ferroelectric capacitor at a node of said capacitor different from the electrode of said capacitor where the first MOS transistor is electrically connected; a sense amplifier to compare and amplify voltages of a bit line pair of said bit line and its complementary bit line; an equalization circuit connected between the bit line pair, for equalizing the bit line pair to 0V with a specific timing; and a second MOS transistor inserted between the equalization circuit and the sense amplifier, for selectively disconnecting the equalization circuit and the sense amplifier from each other, with a disconnection control signal applied to a gate thereof.
- 25. A semiconductor memory comprising:
a memory cell comprising at least one first MOS transistor having a threshold level of at or near 0V and at least one capacitor to store information electrically connected at one terminal thereof to an electrode of said first MOS transistor; a word line electrically connected to a gate of said first MOS transistor; a bit line electrically connected to the first MOS transistor at a node of said first MOS transistor different from the electrode of said first MOS transistor where the capacitor is connected; a plate line connected to the other terminal of the capacitor; and a sense amplifier which compares voltages on the bit line and its complementary bit line and amplifies the voltage difference.
- 26. A ferroelectric memory comprising:
a memory cell unit comprising a plurality of memory cells in each of which one of the two electrodes of a ferroelectric capacitor is electrically connected to a source of a first MOS transistor having a threshold level of at or near 0V and the other electrode to a drain thereof; a plurality of word lines each of which is electrically connected to a gate of said first MOS transistor; a plate line electrically connected to one of the two electrodes of said memory cell unit; a bit line electrically connected to the other of the two electrodes of the memory cell unit via a block select switching device; a sense amplifier to compare and amplify voltages of a bit line pair of said bit line and its complementary bit line; and an equalization circuit connected between the bit line pair, for equalizing the bit line pair to 0V with a specific timing.
- 27. A semiconductor memory comprising:
a memory cell comprising at least one first MOS transistor having a threshold level of at or near 0V and at least one capacitor to store information electrically connected at one terminal thereof to an electrode of said first MOS transistor, the other terminal of the capacitor being connected to a predetermined power supply potential; a word line electrically connected to a gate of said first MOS transistor; a bit line electrically connected to the first MOS transistor at a node of said first MOS transistor different from the electrode of said first MOS transistor where the capacitor is connected; and a sense amplifier which compares voltages on the bit line and its complementary bit line and amplifies the voltage difference.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-155131 |
Jun 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/372,886, filed Feb. 26, 2003, which is a continuation of U.S. patent application Ser. No. 10/228,067, filed Aug. 27, 2002 (now U.S. Pat. No. 6,552,922), which is a divisional of U.S. patent application Ser. No. 09/585,081, filed Jun. 1, 2000 (now U.S. Pat. No. 6,473,330), which is based upon and claims the benefit of priority from prior Japanese Patent Application No. 11-155131, filed Jun. 2, 1999, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09585081 |
Jun 2000 |
US |
Child |
10228067 |
Aug 2002 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10372886 |
Feb 2003 |
US |
Child |
10743906 |
Dec 2003 |
US |
Parent |
10228067 |
Aug 2002 |
US |
Child |
10372886 |
Feb 2003 |
US |