Claims
- 1. A ferroelectric memory, comprising:
a memory cell including,
a ferroelectric capacitor; and a select transistor whose control electrode, first electrode and second electrode are respectively connected to a word line, a bit line and said ferroelectric capacitor; and wherein the first electrode comprises a first diffused layer and the second electrode comprises a second diffused layer, and the second diffused layer has an impurity concentration lower than that of the first diffused layer.
- 2. The ferroelectric memory according to claim 1, wherein the impurity concentrations of the first and second diffused layers are respectively set to such a range that the time constant based on a reverse resistance of a junction becomes shorter than that of depolarization of said ferroelectric memory.
- 3. The ferroelectric memory according to claim 1, wherein the impurity concentration of the first diffused layer ranges from 1020/cm3 to 1021/cm3, and the impurity concentration of the second diffused layer ranges from 1018/cm3 to 1019/cm3.
Priority Claims (1)
Number |
Date |
Country |
Kind |
275208/2000 |
Sep 2000 |
JP |
|
BACKGROUND OF THE INVENTION
[0001] This application is a divisional of U.S. application Ser. No. 09/741,029, filed Dec. 21, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09741029 |
Dec 2000 |
US |
Child |
10243656 |
Sep 2002 |
US |