Claims
- 1. A nonvolatile memory element for storing an information with the utilization of hysteresis characteristics of a ferroelectric, comprising:
- a first capacitor provided with a ferroelectric film and electrically coupled with first and second ends;
- a second capacitor provided with a ferroelectric film having a dielectric constant substantially equal to that of said ferroelectric film of said first capacitor and electrically coupled with first and second ends, said second end of said first capacitor being connected to said first end of said second capacitor so that said first and second capacitors are connected in series to each other;
- means for applying a voltage corresponding to said information between said first end of said first capacitor and said second end of said second capacitor; and
- processing means connected to said first and second capacitors for performing predetermined processing according to a voltage at a point at which said second end of said first capacitor and said first end of said second capacitor are connected.
- 2. A nonvolatile memory element according to claim 1, wherein said processing means is operable while the electric potential at said first end of said first capacitor is substantially equal to that at said second end of said second capacitor.
- 3. A nonvolatile memory element according to claim 2, wherein said processing means is operable while said first end of said first capacitor and said second end of said second capacitor are substantially grounded.
- 4. A nonvolatile memory element according to claim 1, wherein said processing means comprises a processing transistor having a gate coupled to said point.
- 5. A nonvolatile memory element according to claim 4, wherein said processing transistor includes a capacitor which has a dielectric film made of a gate oxide film and which has a small capacitance ignorable upon storing said information as compared with the capacitances of said first and second capacitors.
- 6. A nonvolatile memory element according to claim 1, wherein the capacitance of said first capacitor is substantially the same as that of said second capacitor.
- 7. A nonvolatile memory element according to claim 1, wherein said processing means includes means for reading said information.
- 8. A nonvolatile memory element according to claim 7, wherein said reading means is operable while the electric potential at said first end of said first capacitor is substantially equal to that at said second end of said second capacitor.
- 9. A nonvolatile memory element according to claim 8, wherein said reading means is operable while said first end of said first capacitor and said second end of said second capacitor are substantially grounded.
- 10. A nonvolatile memory element according to claim 7, wherein said reading means comprises a processing transistor having a gate coupled to said point.
- 11. A nonvolatile memory element according to claim 10, wherein said processing transistor includes a capacitor which has a dielectric film made of a gate oxide film and which has a small capacitance ignorable upon storing said information as compared with the capacitances of said first and second capacitors.
- 12. A nonvolatile memory element according to claim 7, wherein the capacitance of said first capacitor is substantially the same as that of said second capacitor.
- 13. A nonvolatile memory element according to claim 1, further comprising switching means operable according to a voltage at said point.
- 14. A nonvolatile memory element according to claim 13, wherein said switching means is operable while the electric potential at said first end of said first capacitor is substantially equal to that at said second end of said second capacitor.
- 15. A nonvolatile memory element according to claim 14, wherein said switching means is operable while said first end of said first capacitor and said second end of said second capacitor are grounded.
- 16. A nonvolatile memory element according to claim 13, wherein said switching means comprises a processing transistor having a gate coupled to a point at which said second end of said first capacitor is connected to said first end of said second capacitor.
- 17. A nonvolatile memory element according to claim 16, wherein said processing transistor includes a capacitor which has a dielectric film made of a gate oxide film and which has a small capacitance ignorable upon storing said information as compared with the capacitances of said first and second capacitors.
- 18. A nonvolatile memory element according to claim 13, wherein the capacitance of said first capacitor is substantially the same as that of said second capacitor.
- 19. A method of storing an information with the utilization of hysteresis characteristics of a ferroelectric, comprising the steps of:
- providing first and second capacitors having substantially the same dielectric constant and each having first and second ends, said second end of said first capacitor being connected to said first end of said second capacitor so that said first and second capacitors are connected in series to each other, and at least one of said first and second capacitors being said ferroelectric; and
- applying a voltage corresponding to said information between said first end of said first capacitor and said second end of said second capacitor, so that said information is stored in said ferroelectric.
- 20. A method of processing a stored information with the utilization of hysteresis characteristics of a ferroelectric, comprising the steps of:
- providing first and second capacitors having substantially the same dielectric constant and each having first and second ends, said second end of said first capacitor being connected to said first end of said second capacitor so that said first and second capacitors are connected in series to each other, and at least one of said first and second capacitors being said ferroelectric in which said information is stored;
- equalizing the potential of said first end of said first capacitor and the potential of said second end of said second capacitor, so that a voltage is generated at a point at which said second end of said first capacitor and first end of said second capacitor are connected; and
- processing said stored information according to said voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-165924 |
Jun 1997 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
The entire disclosure of Japanese Patent Application No. Hei 9-165924 filed on Jun. 23, 1997 including specification, claims, drawings and summary are incorporated herein by reference in its entirety.
US Referenced Citations (8)