Claims
- 1. An output driver circuit comprising:an output stage coupled to an output pad; and a non-volatile control logic circuit coupled to the output stage for configuring the output stage as either a push/pull output driver circuit or an open drain output driver.
- 2. An output circuit driver as in claim 1 in which the output stage comprises a CMOS output stage.
- 3. An output driver circuit as in claim 1 in which the output stage comprises:a first P-channel transistor; a second P-channel transistor serially coupled to the first P-channel transistor; and an N-channel transistor serially coupled to the second P-channel transistor.
- 4. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises a ferroelectric random-access memory coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 5. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises a 1T-1C ferroelectric memory cell coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 6. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises a 2T-2C ferroelectric memory cell coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 7. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises a flash memory coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 8. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises an E2PROM memory coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 9. An output driver circuit as in claim 1 in which the non-volatile control logic circuit comprises an EPROM memory coupled to a control logic circuit, and wherein said non-volatile control logic circuit receives a data input.
- 10. An output driver circuit as in claim 1 in which the control logic circuit includes first and second outputs for driving the output stage.
- 11. An output driver circuit as in claim 1 in which the voltage on an input of the output stage is selectively set to the voltage on the output pad to prevent leakage current through the output stage.
- 12. An output driver circuit as in claim 1 further comprising means for preventing leakage current through the output stage when the output pad voltage exceeds the power supply voltage.
RELATED APPLICATION
The present invention is a continuation of U.S. patent application Ser. No. 09/950,560 entitled FERROELECTRIC RANDOM ACCESS MEMORY CONFIGURABLE OUTPUT DRIVER CIRCUIT filed on Sep. 10, 2001, to grant Sep. 3, 2002 as U.S. Pat. No. 6,445,608, which is incorporated herein in its entirety by reference.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/950560 |
Sep 2001 |
US |
Child |
10/233276 |
|
US |