Claims
- 1. A FeRAM configuration having a plurality of memory cells, each one of the plurality of memory cells comprising:a selection transistor; a capacitor device including at least two capacitors stacked on top of each other, each one of said at least two capacitors having a coercive voltage differing from that of others of said at least two capacitors, each one of said at least two capacitors including a ferroelectric dielectric; and a common storage node connection connecting said at least two capacitors to said selection transistor.
- 2. The FeRAM configuration according to claim 1, wherein said dielectric of a first one of said at least two capacitors is made from a first material and said dielectric of a second one of said at least two capacitors is made from a second material that is different from said first material.
- 3. The FeRAM configuration according to claim 2, wherein said first material and said second material are selected from the group consisting of SrBi2Ta2O9(SBT), SrBi2(Ta1−xNbx)2O9 (SBTN), other SBT derivatives, PbZr1−xTixO3 (PZT) , and PbZr1−xTixLayO3.
- 4. The FeRAM configuration according to claim 1, wherein said dielectric of a first one of said at least two capacitors has a first layer thickness and said dielectric of a second one of said at least two capacitors has a second layer thickness that is different from said first layer thickness.
- 5. The FeRAM configuration according to claim 1, wherein said dielectric of a first one of said at least two capacitors has a layer thickness from approximately 30 nm to 250 nm, and said dielectric of a second one of said at least two capacitors has a layer thickness from approximately 30 nm to 250 nm.
- 6. The FeRAM configuration according to claim 5, wherein said layer thickness of said first one of said at least two capacitors is approximately 180 nm, and said layer thickness of said second one of said at least two capacitors is approximately 180 nm.
- 7. The FeRAM configuration according to claim 1, wherein said at least two capacitors include electrodes made from a material selected from the group consisting of Pt, Pd, Rh, Au, Ir, Ru, oxides thereof, LaSrCoOx, and LaSnOx.
- 8. The FeRAM configuration according to claim 1, wherein said at least two capacitors share a common storage node.
- 9. The FeRAM configuration according to claim 8, comprising a metal clip connecting said common storage node to said selection transistor.
- 10. The FeRAM configuration according claim 1, wherein each one of said at least two capacitors includes a respective storage node and a respective common plate and said capacitor device includes an intermediate insulating layer isolating said at least two capacitors from one another.
- 11. The FeRAM configuration according to claim 10, comprising a metal clip connecting each said respective storage node to said selection transistor.
- 12. The FeRAM configuration according to claim 1, comprising a common plug connected to each one of said at least two capacitors.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending International Application PCT/DE99/01905, filed Jul. 1, 1999, which designated the United States.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 720 172 |
Jul 1996 |
EP |
7-22595 |
Jan 1995 |
JP |
10-93030 |
Apr 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/01905 |
Jul 1999 |
US |
Child |
09/756085 |
|
US |