Claims
- 1. A ferroelectric memory comprising:a memory cell array comprising a plurality of memory cells in each of which an electrode of a first MOS transistor is electrically connected to an electrode of at least one ferroelectric capacitor; a word line which is electrically connected to a gate of said first MOS transistor; a bit line electrically connected to the first transistor at the other electrode; a plate line electrically connected to the ferroelectric capacitor at the other electrode; a sense amplifier to compare and amplify the voltages of the bit line pair of the bit line and its complementary bit line; and a second MOS transistor inserted between the bit line and the sense amplifier; wherein a relation VPP1<VPP2 is provided, VPP1 being a minimum voltage appearing at a gate of the second MOS transistor when a plate line voltage has been elevated and also the sense amplifier is performing comparative amplification, and VPP2 being a maximum voltage appearing at the gate of the second MOS transistor when the plate line voltage has been lowered and also the sense amplifier is performing comparative amplification.
- 2. The ferroelectric memory according to claim 1, wherein a relation VPP1<VPP3 is provided, VPP3 being a maximum voltage appearing at the gate of the second MOS transistor when the plate line voltage has been elevated and also the sense amplifier is not performing comparative amplification.
- 3. The ferroelectric memory according to claim 2, wherein VPP3 is equal to or more than a sum of the maximum amplitude of voltage on the bit line and a threshold voltage of the second MOS transistor.
- 4. The ferroelectric memory according to claim 2, wherein an equalization circuit is added between the second MOS transistor and the memory cells and equalizes the bit line pair to 0V with a specific timing.
- 5. The ferroelectric memory according to claim 1, wherein VPP2 is equal to or more than a sum of a maximum amplitude of a voltage on the bit line and a threshold voltage of the second MOS transistor.
- 6. The ferroelectric memory according to claim 5, wherein VPP2 is equal to VPP which is a voltage value the word line is electrically elevated to.
- 7. The ferroelectric memory according to claim 1, wherein VPP1 is less than a sum of a maximum amplitude of a voltage on the bit line and a threshold voltage of the second MOS transistor.
- 8. The ferroelectric memory according to claim 1, wherein VPP1 is equal to a maximum amplitude of a voltage on the bit line or VCC which is a supply voltage supplied from outside the memory.
- 9. The ferroelectric memory according to claim 1, wherein VPP 1 is equal to 0V.
- 10. The ferroelectric memory according to claim 1, wherein an equalization circuit is added between the second MOS transistor and the memory cells and equalizes the bit line pair to 0V with a specific timing.
- 11. The ferroelectric memory according to claim 10, wherein polarization with a direction from the plate line to the sense amplifier is rewritten in a memory cell by controlling the equalization circuit to turn on during the time the gate of the second MOS transistor stands at 0V.
- 12. The ferroelectric memory which performs operations described in claim 11 when reading data from a selected memory cell in the memory cell unit and then rewrites the data and when reading data from a selected memory cell in the memory cell unit and then writes data from outside a chip.
- 13. The ferroelectric memory according to claim 10, wherein the equalization circuit is controlled to turn on only when the sense amplifier is inactive.
- 14. The ferroelectric memory according to claim 10, whereinpolarization with a direction from the plate line to the sense amplifier is rewritten in a memory cell by controlling the equalization circuit to turn on during the time the gate of the second MOS transistor stands at 0V when writing data from outside a chip after reading data from a selected memory cell in the memory cell unit; and wherein the equalization circuit is controlled to turn on only when the sense amplifier is inactive when reading data from a selected memory cell in the memory cell unit and then rewrites the data.
- 15. The ferroelectric memory according to claim 14, wherein a cycle time for reading shorter than a cycle time for writing.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-155131 |
Jun 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 10/228,067, filed Aug. 27, 2002, now U.S. Pat. No. 6,552,922, which is a divisional of U.S. patent application Ser. No. 09/585,081, filed Jun. 1, 2000 (now U.S. Pat. No. 6,473,330), which is based upon and claims the benefit of priority from prior Japanese Patent Application No. 11-155131, filed Jun. 2, 1999, the entire contents of which are incorporated herein by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5903492 |
Takashima |
May 1999 |
A |
6094370 |
Takashima |
Jul 2000 |
A |
6300654 |
Corvasce et al. |
Oct 2001 |
B1 |
6483737 |
Takeuchi et al. |
Nov 2002 |
B2 |
Foreign Referenced Citations (4)
Number |
Date |
Country |
197 24 449 |
Dec 1997 |
DE |
0 631 287 |
Dec 1994 |
EP |
10-255483 |
Sep 1998 |
JP |
11-177036 |
Jul 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
D. Takashima, et al., “Gain Cell Block Architecture for Gigabit-Scale Chain Ferroelectric RAM,” 1999 Symposium on VLSI Circuits. |
D. Takashima et al., “High-Density Chain Ferroelectric Random-Access Memory (CFRAM),” Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 83-84. |
D. Takashima et al., “A Sub-40ns Random-Access Chain FRAM Architecture with a 7ns Cell-Plate-Line Drive,” ISSCC Digest of Technical Papers, Feb. 15, 1999, pp. 102-103, and 450. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/228067 |
Aug 2002 |
US |
Child |
10/372886 |
|
US |