This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2006-223228, field Aug. 18, 2006, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a data storage device and a method of fabricating the same and, more particularly, to a ferroelectric storage device which stores data in a ferroelectric capacitor and a method of fabricating the same.
2. Description of the Related Art
A TC (Transistor Capacitor) parallel ferroelectric memory is proposed as an FeRAM which can increase the density and processing speed (examples are Jpn. Pat. Appln. KOKAI Publication Nos. 2002-299572 and 10-255483, U.S. Pat. No. 5,903,492, and N. Nagel et al., “New Highly Scalable 3 Dimensional Chain FeRAM Cell with Vertical Capacitor”, IEEE Symposium on VLSI technology 2004, pp. 146). In the TC parallel ferroelectric memory, an array of three-dimensional capacitors is formed in parallel with a transistor array.
Photolithography and RIE (Reactive Ion Etching) are used to fabricate the three-dimensional capacitor, e.g., to process PZT (PbZrTiO3: lead zirconate titanate) as one material of the capacitor. After PZT is processed, an electrode material is deposited on the entire surface of PZT including the PZT sidewalls in contact with electrodes of the capacitor.
In this method, the electrode material deposited to continuously cover a plurality of cells must function as an independent electrode after that. Therefore, the method further requires a step such as CMP (Chemical Mechanical Polishing) in order to separate the deposited electrode material in the center of each cell. However, CMP for a noble metal such as platinum (Pt) used as the electrode material has not been technically established yet.
If separation by CMP is difficult, therefore, a means for separating the electrode layer by using, e.g., lithography and etching is performed. In this case, the electrode material must be removed by a width smaller than the width between the PZT sidewalls which is the width of a parallel-plate capacitor. Accordingly, the accuracy of photolithography in this portion determines the size of a memory cell, and this makes micropatterning difficult.
A ferroelectric storage device fabrication method according to the first aspect of the present invention comprises forming a ferroelectric layer on a semiconductor substrate, forming a first hard mask layer on the ferroelectric layer, forming a second hard mask layer on the first hard mask layer, forming a plurality of parallel isolation trenches by etching the second hard mask layer, the first hard mask layer, and the ferroelectric layer in a direction perpendicular to a major surface of the substrate, and forming electrode layers on sidewalls of the ferroelectric layer which face the trenches and an electrode layer on the second hard mask layer.
A ferroelectric storage device according to the second aspect of the present invention comprises a source region and a drain region formed in a semiconductor substrate, a gate electrode formed on the substrate, a ferroelectric layer formed on the gate electrode, a first electrode portion formed on a sidewall of the ferroelectric layer which faces the source region, a second electrode portion formed on a sidewall of the ferroelectric layer which faces the drain region, and opposing the first electrode portion, a third electrode portion which connects the first electrode portion to the source region, a fourth electrode potion which connects the second electrode portion to the drain region, a first hard mask layer formed on the ferroelectric layer and receding from the sidewalls of the ferroelectric layer, a second hard mask layer formed on the first hard mask layer, and a cap electrode layer formed on the second hard mask layer and electrically isolated from the first electrode portion and the second electrode portion.
Embodiments of the present invention will be explained in detail below with reference to the accompanying drawing. Note that in the following explanation, the same reference numerals denote elements having the same functions and arrangements.
A TC parallel ferroelectric memory 100 shown in
The contact hole 11 connects to a source/drain region 20 of a transistor in each memory cell. The source/drain region 20 functions as a source region for one of adjacent transistors and as a drain region for the other. The gate electrode 12 controls the channel of each transistor. A capacitor including the electrode layers 15-1 and ferroelectric layer 14 (PZT) (each will be explained below) is formed on each transistor.
The PZT 14 is a ferroelectric layer which forms a ferroelectric parallel-plate capacitor serving as a memory cell. The electrode layers 15-1 are capacitor electrodes which form opposing parallel-plate electrodes sandwiching the PZT 14. The electrode layers 15-1 are made of a noble metal electrode material such as platinum or iridium.
One of the pair of electrode layers 15-1 is made up of a first electrode portion formed on one sidewall of the PZT 14, and a third electrode portion formed on the interlayer dielectric 19 so as to connect the first electrode portion to the contact hole 11 connecting to the source region 20.
The other one of the pair of electrode layers 15-1 is made up of a second electrode portion formed on the other sidewall of the PZT 14 so as to oppose the first electrode portion, and a fourth electrode portion formed on the interlayer dielectric 19 so as to connect the second electrode portion to the contact hole 11 connecting to the drain region 20.
The first hard mask 16 is formed on the PZT 14, and the second hard mask 17 is formed on the first hard mask 16. A width W1 in the channel length direction of the first hard mask 16 is smaller than a width W3 in the channel length direction of the PZT 14 (i.e., the width of the parallel-plate capacitor) and a width W2 in the channel length direction of the second hard mask 17.
Although the cap electrode layer 15-2 is made of the same electrode material as the electrode layers 15-1, it is in contact with only the second hard mask 17 and electrically insulated as it is separated from the electrode layer 15-1. That is, the electrode material is generally deposited on the entire surface of a cell but is not formed on the two sidewalls of the first hard mask 16. This electrically separates the opposing capacitor electrodes.
A method of fabricating the ferroelectric storage device according to this embodiment will be explained below reference to sectional views shown in
As shown in
A stacked film (not shown) of, e.g., a silicon nitride film (e.g., SiN) and silicon oxide film (SiO2) is deposited on the planarized interlayer dielectric 19. In ferroelectric capacitor formation steps to be performed later, annealing is performed several times in an oxygen ambient. During this annealing, the silicon nitride film or the like prevents oxygen from reaching the gate electrodes 12 and oxidizing the gate material.
Then, contact holes 11 are formed for transistors in memory cells. More specifically, after the positions and shape of the holes are determined by photolithography, the silicon oxide film, silicon nitride film, and interlayer dielectric 19 are removed by reactive ion etching.
After that, a barrier metal layer (not shown) is deposited by sputtering or CVD (Chemical Vapor Deposition), and a refractory metal such as tungsten is deposited and buried in the contact holes 11 by CVD. The tungsten and barrier metal in portions except for the contact holes 11 are then removed by CMP or the like to complete the buried contact holes 11. The contact holes 11 are in contact with the source/drain regions 20.
Furthermore, a thin alumina film 13 is deposited on the entire surface. This layer helps improve the crystallinity of PZT 14 which is deposited and crystallized on the alumina film 13 after that. PZT 14 is then deposited by sputtering or CVD. The deposited film thickness of the PZT 14 is, e.g., 300 nm.
The area of a ferroelectric parallel-plate capacitor to be formed later is obtained by multiplying this deposited film thickness by the depth of the capacitor in the direction perpendicular to the drawing surface. One method of increasing this area is to increase the deposited film thickness. If the PZT 14 is not crystallized during deposition, annealing is subsequently performed to crystallize the PZT 14. The steps up to this point form the structure shown in the sectional view of
Then, as shown in
In this step, the material of the first hard mask 16 as a lower mask material is selected so that reactive ion etching to be performed later progresses more in the first hard mask 16 than in the PZT 14 and second hard mask 17 in the lateral direction, i.e., in the direction parallel to the major surface of the silicon substrate 10 and perpendicular to the electrode surface of the parallel-plate capacitor. That is, a material having an etching rate higher than those of the PZT 14 and second hard mask 17 is selected as the first hard mask 16.
The first hard mask 16 and second hard mask 17 are then processed by photolithography and reactive ion etching using a resist, and used as masks to process the PZT 14 into a plurality of thin plates. That is, etching is performed in the direction perpendicular to the major surface of the substrate 10 to form a plurality of parallel isolation trenches, thereby forming a plurality of parallel cell regions between these trenches.
When the material having a high etching rate is used as the first hard mask 16 as described above, as shown in
After that, as shown in
This separates the formed electrode layer as shown in
Finally, a TC parallel ferroelectric memory as shown in
To compare the ferroelectric storage device fabrication method according to this embodiment with prior art, a fabrication method which uses prior art to process PZT and separate an electrode layer will be explained below with reference to
In the state shown in
Unfortunately, this method is impractical because a thick photoresist is necessary to process the PZT 14. As shown in
Then, as shown in
After that, an interlayer dielectric 18 such as SiO2 is deposited to fill trenches shown in
Unfortunately, CMP to a noble metal such as platinum or iridium used as the electrode layer 15 is a difficult method which has not been technically established yet. As another method, therefore, it is possible to separate the electrode layer 15 by using, e.g., lithography and etching.
In this case, as shown in
As described above, it is technically difficult to process PZT and separate the electrode layer by using the prior art, and this makes micropatterning of cells difficult. However, the ferroelectric storage device fabrication method according to this embodiment can automatically separate the electrode layer when depositing it, by depositing two types of selected hard masks on PZT. Since this omits the electrode layer separation step, the fabrication process can be simplified.
In addition, in the ferroelectric storage device according to this embodiment, the accuracy of lithography does not limit the size of a memory cell unlike when the electrode layer is separated by using lithography and etching. Accordingly, memory cells can be micropatterned.
A ferroelectric storage device fabrication method according to the second embodiment of the present invention will be explained below with reference to sectional views shown in
In this embodiment, steps up to
As shown in
In this step, the mask materials are selected so that the etching rate of the first hard mask 121 is higher than those of the second hard mask 122 and PZT 14 in an etching step after a step of forming isolation trenches performed later.
Then, as shown in
In this state, as shown in
After that, as shown in
That is, the first hard mask 121 is side-etched such that a width W1 in the lateral direction of the first hard mask 121, i.e., in the direction perpendicular to the electrode surface of a parallel-plate capacitor is smaller than a width W2 of the second hard mask 122 and a width W3 of the PZT 14.
This embodiment is advantageous in that a best possible choice can be made from various materials of the mask because the step of forming cell regions shown in
After that, as shown in
This separates the formed electrode layer as shown in
Finally, an interlayer dielectric 18 such as SiO2 is deposited to cover the entire surface, thereby forming a TC parallel ferroelectric memory as shown in
As described above, the ferroelectric storage device fabrication method according to this embodiment also automatically separates the electrode layer. Since this omits the step for separation, the fabrication process can be simplified compared to prior art.
In addition, memory cells can be micropatterned in the ferroelectric storage device according to this embodiment as well, when compared to a device in which the electrode layer is separated by using lithography and etching.
A ferroelectric storage device fabrication method according to the third embodiment of the present invention will be described below with reference to sectional views shown in
In this embodiment, steps up to
As shown in
In this step, mask materials substantially different in electrode material deposition rate are selected so that an electrode material is deposited on the surface of the second hard mask 162 but is not deposited on the surface of the first hard mask 161 at all in an electrode material deposition step performed later.
Then, as shown in
In this state, as shown in
After that, as shown in
Accordingly, the electrode material is discontinuously deposited to automatically separate the electrode, so electrode layers 15-1 formed on the sidewalls of the PZT 14 can function as electrodes of a parallel-plate capacitor. Finally, a TC parallel ferroelectric memory as shown in
As described above, the ferroelectric storage device fabrication method according to this embodiment also automatically separates the electrode layer. Since this omits the step for separation, the fabrication process can be simplified compared to prior art.
In addition, memory cells can be micropatterned in the ferroelectric storage device according to this embodiment as well, when compared to a device in which the electrode layer is separated by using lithography and etching.
The first to third embodiments of the present invention described above have explained examples in which PZT is selected as the ferroelectric material. However, the present invention is of course also applicable to a device which uses a ferroelectric material other than PZT.
One aspect of the present invention can provide a ferroelectric storage device in which cells are micropatterned by a simple fabrication process, and a method of fabricating the same.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2006-223228 | Aug 2006 | JP | national |