Claims
- 1. A ferroelectric transistor, comprising:
a semiconductor substrate having a surface; two source/drain regions disposed in said semiconductor substrate and each having a surface; a channel region disposed between said two source/drain regions in said semiconductor substrate and having a surface; a metallic intermediate layer disposed on said surface of said channel region and forms a Schottky diode with said semiconductor substrate, said metallic intermediate layer having a surface; a ferroelectric layer disposed on said surface of said metallic intermediate layer and said ferroelectric layer having a surface; and a gate electrode disposed on said surface of said ferroelectric layer.
- 2. The ferroelectric transistor according to claim 1, wherein said metallic intermediate layer contains at least one material selected from the group consisting of Pt, WSi2, Au and Ti.
- 3. The ferroelectric transistor according to claim 2, wherein said metallic intermediate layer is formed of platinum at least in a region of an interface with said ferroelectric layer.
- 4. The ferroelectric transistor according to claim 1, wherin said surface of said channel region terminates with said surface of said semiconductor substrate, while said surface of each of said source/drain regions is disposed below said surface of said semiconductor substrate.
- 5. The ferroelectric transistor according to claim 1, wherein said metallic intermediate layer, said ferroelectric layer and said gate electrode have common sidewalls and including insulating spacers disposed on said common sidewalls.
- 6. The ferroelectric transistor according to claim 5, wherein said insulating spacers are formed from a ferroelectric material.
- 7. The ferroelectric transistor according to claim 1, wherein said ferroelectric layer contains a material selected from the group consisting of strontium bismuth tantalate (SBT), lead zirconium titanate (PZT), lithium niobate (LiNbO3) and barium strontium titanate (BST).
- 8. The ferroelectric transistor according to claim 1, wherein said gate electrode contains a material selected from the group consisting of platinum and doped polysilicon, and said semiconductor substrate contains silicon.
- 9. A method for fabricating a ferroelectric transistor, which comprises the steps of:
providing a semiconductor substrate; depositing a metallic intermediate layer on the semiconductor substrate and the metallic intermediate layer forms a Schottky diode with the semiconductor substrate; depositing a ferroelectric layer on the metallic intermediate layer; depositing a gate electrode layer on the ferroelectric layer; patterning the ferroelectric layer, the metallic intermediate layer and the gate electrode layer; and forming source/drain regions in the semiconductor substrate on two mutually opposite sides of the gate electrode.
- 10. The method according to claim 9, which comprises:
forming the metallic intermediate layer, the ferroelectric layer and the gate electrode layer with common sidewalls; and forming insulating spacers on the common sidewalls.
- 11. The method according to claim 10, which comprises forming the source/drain regions with a lightly doped drain profile.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 50 852.2 |
Nov 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE99/03514, filed Nov. 3, 1999, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/03514 |
Nov 1999 |
US |
Child |
09849910 |
May 2001 |
US |