Claims
- 1. A ferroelectric transistor, comprising:
a semiconductor substrate; two source/drain zones disposed in said semiconductor substrate, a space between said two source/drain zones defining a channel region having a surface; a dielectric intermediate layer containing an Al2O3 layer disposed on said surface of said channel region; a ferroelectric layer disposed above said dielectric intermediate layer; and a gate electrode disposed above said dielectric intermediate layer.
- 2. The ferroelectric transistor according to claim 1, wherein said dielectric intermediate layer has a thickness of between 5 and 20 nm.
- 3. The ferroelectric transistor according to claim 1, wherein said dielectric intermediate layer is formed of multiple layers.
- 4. The ferroelectric transistor according to claim 3, wherein said dielectric intermediate layer further contains a material selected from the group consisting of SiO2 and Si3N4.
- 5. The ferroelectric transistor according to claim 1, further comprising a further dielectric intermediate layer disposed between said ferroelectric layer and said gate electrode.
- 6. The ferroelectric transistor according to claim 5, wherein said further dielectric intermediate layer is formed of a material selected from the group consisting of Al2O3, CeO2 and ZrO2, and has a thickness between 2 and 20 nm.
- 7. The ferroelectric transistor according to claim 5, wherein said further dielectric intermediate layer is formed of multiple layers.
- 8. The ferroelectric transistor according to claim 7, wherein said further dielectric intermediate layer further contains a material selected from the group consisting of SiO2 and Si3N4.
- 9. The ferroelectric transistor according to claim 5, further comprising dielectric edge coverings surrounding said ferroelectric layer.
- 10. The ferroelectric transistor according to claim 9, wherein said dielectric edge coverings contain a material selected from the group consisting of Al2O3, CeO2, ZrO2, SiO2 and Si3N4.
- 11. The ferroelectric transistor according to claim 1, wherein:
said ferroelectric layer contains a material selected from the group consisting of SrBi2Ta2O9, PbZrxTi1−xO2, LiNbO3 and BaMgF4; and said gate electrode contains a material selected from the group consisting of doped polysilicon, platinum and tungsten.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 46 437.5 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/03209, filed Sep. 15, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/03209 |
Sep 2000 |
US |
Child |
10112272 |
Mar 2002 |
US |