Claims
- 1. An optical signal to electrical signal transducing field effect transistor, comprising:
- an electrically insulating supporting substrate member;
- a mesa configured semiconductor layer of indium and being capable of responding to optical energy having a face portion received on said supporting substrate member and having an opposing outward facing optical energy reception surface;
- a first electrical conductor member received intermediate said substrate member and said face portion in ohmic contact with said face portion and formed on a field effect transistor buried source region in said mesa configured semiconductor layer;
- a second electrical conductor member received intermediate said substrate member and said face portion in ohmic contact with said face portion and formed on a field effect transistor buried drain region in said mesa configured semiconductor layer;
- a third electrical conductor member received intermediate said substrate member and said face portion, laterally between said first and second electrical conductor members, and in electrically insulated contact with said face portion and formed on a field effect transistor buried Shottky gate region in said mesa configured semiconductor layer; and
- a layer of optical energy reflection diminishing, substantially chemically inert, passivation material received over said outward facing optical energy reception surface of said mesa configured semiconductor layer.
- 2. The transistor of claim 1, wherein said mesa configured semiconductor layer is comprised of a material selected from the group of indium gallium arsenide and indium aluminum arsenide.
- 3. The transistor of claim 1, further including;
- a second layer of substantially chemically inert passivation material received over said first, second and third electrical conductor members; and
- a layer of adherence material received between said second layer of passivation material and said electrically insulating supporting substrate member.
- 4. The transistor of claim 3, wherein said first and second passivation material layers are comprised of low temperature deposited silicon dioxide.
- 5. The transistor of claim 3, wherein said adherence material is comprised of a thermally conductive electrically insulating epoxy adhesive material.
- 6. The transistor of claim 3, wherein said first and second electrical conductor members are comprised of a metal alloy selected from the group of nickel germanium gold and palladium germanium gold; and
- said third electrical conductor member is comprised of a titanium gold alloy.
- 7. The transistor of claim 3, wherein said supporting substrate member is comprised of a material selected from the group of:
- a periodic table Group IV semiconductor material wafer comprising an integrated circuit;
- glass;
- a periodic table Group III material;
- a periodic table Group V material; and
- alumina.
- 8. The transistor of claim 3, wherein said transistor is one of a plurality of field effect transistor devices disposed on said electrically insulating supporting substrate member.
- 9. A period table Group III-V photo field effect transistor formed by the process of:
- growing on an indium phosphide first substrate member an indium phosphide lattice-matched epitaxial layer having a composition taken from the materials group consisting of indium gallium arsenide and indium aluminum arsenide;
- etching said epitaxial layer into a plurality of laterally disposed mesas of predetermined physical size and shape, said mesas having a top surface and sloping side surfaces extending from said top surface down to said first substrate member;
- depositing source and drain metal contacts on said top surface and sloping side surfaces of each mesa;
- etching a gate recess into said top surface of each mesa intermediate said source and drain metal contacts;
- forming a metallic electrically insulated Shottky gate member in said gate recess;
- covering said top surface, said Shottky gate member and said source and drain metal contacts with a first inert material passivation layer;
- filling void areas between the laterally disposed mesas with an adhesive filling material to a thickness sufficient to cover said first inert material passivation layer on said top surface of the mesas; and
- attaching a second substrate member to said first inert material passivation layer with said adhesive filling material;
- removing said first substrate member to expose an outward facing optical energy reception surface of said indium phosphide lattice-matched epitaxial layer; and
- overlaying said exposed outward facing optical energy reception surface with a second layer of inert passivation material.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of application Ser. No. 08/274,930, filed Jul. 14, 1994, now U.S. Pat. No. 5,532,173.
RIGHTS OF THE GOVERNMENT
The invention described herein may be manufactured and used by or for the Government of the United States for all governmental purposes without the payment of any royalty.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4131909 |
Matsuda et al. |
Dec 1978 |
|
5486708 |
Takahashi et al. |
Jan 1996 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-23163 |
Jan 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
274930 |
Jul 1994 |
|