1. Technical Field
The disclosure relates to a semiconductor device. More particularly, the disclosure relates to a metal oxide semiconductor transistor.
2. Description of Related Art
Metal oxide semiconductor transistor is a transistor using metal oxide semiconductor layer to be its active layer. Comparing with those transistors using amorphous silicon layer as their active layers, the metal oxide semiconductor transistors have higher charge carrier mobility. While comparing with those transistors using low-temperature polysilicon layer as their active layers, the metal oxide semiconductor transistors have simpler manufacturing process and more uniform metal oxide semiconductor layers to make the metal oxide semiconductor transistors have better performance.
At the present time, increasing the mobility of the charge carriers is a method to further improve the performance of the transistors. One of the common ways is to crystallize the transistor's active layer to form a polycrystalline structure. For example, the transistors using polysilicon layer to be the active layer can have higher charge carriers mobility. However, the formation of the polysilicon increases the difficulty of the manufacturing process, and the non-uniformity of the polysilicon layer decreases the performance of the transistor. Besides, changing the material of the active layer is another way to increase the mobility of the transistors' charge carrier, but the R&D difficulty for finding new replaceable materials is also increased. Therefore, it is unfavorable to increase the improving rate of the transistors' performance.
In one aspect, the present invention is directed to a field effect transistor (FET) having improved charge carriers mobility.
The FET includes a gate, a gate insulating layer, an active layer, a source, and a drain. The gate, the gate insulating layer and the active layer are sequentially stacked on a substrate. The active layer has a first surface and a second surface opposite to the first surface. A first band gap value at the first surface and a second band gap value at the second surface are different. The source and the drain respectively connect to the active layer.
According to an embodiment, the difference between the first band gap value and the second band gap value are at least 0.5 eV.
According to another embodiment, the FET further includes a third metal oxide semiconductor layer located between the two different metal oxide semiconductor layers. A third band gap value of the third metal oxide semiconductor layer also between the first band gap value and the second band gap value.
According to yet another embodiment, the gate, the source and the drain are located on the same side of the active layer.
According to yet another embodiment, the gate is located on one side of the active layer, and the source and the drain are located on the opposite side of the active layer.
The foregoing presents a simplified summary of the disclosure in order to provide a basic understanding to the reader. This summary is not an extensive overview of the disclosure and it does not identify key/critical elements of the present invention or delineate the scope of the present invention. Its sole purpose is to present some concepts disclosed herein in a simplified form as a prelude to the more detailed description that is presented later. Many of the attendant features will be more readily appreciated as the same becomes better understood by reference to the following detailed description considered in connection with the accompanying drawings.
Accordingly, a field effect transistor (FET) having improved electron mobility is provided. In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawing.
The FET includes a gate, a gate insulating layer, an active layer, a source, and a drain. According to an embodiment, the gate, the gate insulating layer and the active layer are sequentially stacked on a substrate. The source and the drain respectively connect to the active layer.
According to another embodiment, the gate, the source and the drain are located on the same side of the active layer. According to yet another embodiment, the gate is located on one side of the active layer, and the source and the drain are located on the opposite side of the active layer. The material of the gate, the source and the drain can be doped semiconductor material, metal silicide, or metal, for example. The material of the gate insulating layer can be silicon oxide, silicon nitride, silicon oxynitride, or other dielectric materials having high dielectric constant, for example.
The active layer has a first surface and a second surface opposite to the first surface. A first band gap value at the first surface and a second band gap value at the second surface are different. Therefore, the active layer has at least two different amorphous metal oxide semiconductor layers stacked together to make the first band gap value at the first surface and a second band gap value at the second surface different.
According to an embodiment, the difference between the first band gap value and the second band gap value are at least 0.5 eV, such as at least 1 eV, to effectively increase the electron mobility in the active layer. The metal oxide semiconductor materials combined for the active layer can be selected from the following metal oxide semiconductor materials, such as indium gallium zinc oxide (IGZO) indium gallium oxide (IGO) indium zinc oxide (IZO) zinc oxide (ZnO) calcium oxide (CaO) magnesium oxide (MgO) aluminum oxide (Al2O3), indium xoide (In2O5), gallium oxide (GaO2), titanium oxide (TiO2), zirconium oxide (ZrO2), and other suitable metal oxide semiconductor materials. At least two different metal oxide semiconductor materials are stacked to form the active layer above to make the first surface and the second surface have different band gap values.
After stacking two different metal oxide semiconductor layers, a heterojunction structure is usually formed to accumulate high density electrons, and thus effectively increase electron mobility. This phenomenon is very common in III-V semiconductor material with single crystal structure, and is used by high electron mobility transistor (HEMT) to greatly increase the electron mobility thereof. In polycrystalline system, Huai-An Chin (Journal of Applied Physics 108, 054503 (2010)) observed a similar phenomenon occurred in MgZnO/ZnO system. However, in amorphous system, no one ever predict or observe the similar phenomenon. The reason may be that electrons can easily move within one single crystal, but jump over the interface between different crystal grains is a very difficult thing. Therefore, the crystallinity of a material is poorer, the electron mobility is poorer.
Accordingly, the active layer of the FET are composed by at least two different amorphous metal oxide semiconductor layers, the electron mobility still can be increased. This is an unexpected result for persons skilled in the art. Some embodiments are described below to detail illustrate the FET structure.
Embodiment 1
According to an embodiment, the active layer 150 has at least two different metal oxide semiconductor layers stacked together (not shown in
For example, an amorphous indium gallium zinc oxide (a-IGZO) layer was located at the first surface 150a of the active layer 150. A calcium metal layer was then stacked on the a-IGZO layer. The calcium diffused into the a-IGZO layer and then oxidized by the a-IGZO layer to form an amorphous indium gallium zinc calcium oxide (a-IGZCaO) layer at the second surface 150b. Therefore, a heterojunction structure of a-IGZO/a-IGZCaO was formed. The result above was affirmed by X-ray photoelectron spectroscopy (XPS). The electron mobility of a-IGZO was 12 cm2V−1s−1, and the electron mobility of a-IGZO/a-IGZCaO was increased to 160 cm2V−1s−1. This surprising result is completely unexpected.
Embodiment 2
Embodiment 3
Embodiment 4
According to the embodiments above, it can be known that if the active layer of a FET comprises at least two amorphous metal oxide semiconductor layers stacked together, a heterojunction structure can be also formed to greatly increase the electron mobility of the active layer, and the performance of the FET is thus greatly improved.
All the features disclosed in this specification (including any accompanying claims, abstract, and drawings) may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, each feature disclosed is one example only of a generic series of equivalent or similar features.
Number | Date | Country | Kind |
---|---|---|---|
101141319 A | Nov 2012 | TW | national |
This application claims the priority benefit of provisional application Ser. No. 61/569,789, filed Dec. 13, 2011, the full disclosure of which is incorporated herein by reference. This application also claims the priority benefit of Taiwan application serial no. 101141319, filed Nov. 7, 2012, the full disclosure of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
7579653 | Suh et al. | Aug 2009 | B2 |
7635877 | Waki et al. | Dec 2009 | B2 |
7928427 | Chang | Apr 2011 | B1 |
20080038882 | Takechi et al. | Feb 2008 | A1 |
20090127622 | Song | May 2009 | A1 |
20090236596 | Itai | Sep 2009 | A1 |
20090321731 | Jeong et al. | Dec 2009 | A1 |
20100038641 | Imai | Feb 2010 | A1 |
20100051923 | Denker et al. | Mar 2010 | A1 |
20100059742 | Shieh | Mar 2010 | A1 |
20100102324 | Toguchi et al. | Apr 2010 | A1 |
20100133530 | Akimoto et al. | Jun 2010 | A1 |
20110097842 | Yang et al. | Apr 2011 | A1 |
20110147735 | Cheong | Jun 2011 | A1 |
20110220887 | Wang et al. | Sep 2011 | A1 |
20110254061 | Yan et al. | Oct 2011 | A1 |
20120085999 | Song et al. | Apr 2012 | A1 |
Number | Date | Country |
---|---|---|
101673770 | Mar 2010 | CN |
101740564 | Jun 2010 | CN |
2000124456 | Apr 2000 | JP |
2010093051 | Aug 2010 | WO |
Entry |
---|
Eun Lyoung Kim, Sang Kooun Jung, Choong Soo Kim, and Duck Kyu Park, “Room Temperature Deposition of Indium Zinc Oxide Films on PES Substrate by LF Magnetron Sputtering”, Journal of the Korean Physical Society, vol. 51, No. 2 Aug. 2007, pp. 589-593. |
Sudheer Kumar, B. Srinivas Goud, R. Singh, “Growth and Characterization of Nickel Catalyzed Gallium Oxide Nanowires on Sapphire Substrate”, Journal of Nano- and Electronic Physics, vol. 5, No. 2, 02003 (2013). |
Wei-Tsung Chen, Hsiu-Wen Hsueh, Hsiao-Wen Zan, and Chuang-Chuang Tsai, “Light-Enhanced Bias Stress Effect on Amorphous In—Ga—Zn—O Thin-film Transistor with Lights of Varying Colors”, Electrochemical and Solid-State Letters, 14 (7), May 3, 2011, pp. H297-H299. |
High electron mobility Zn polar ZnMgO/ZnO heterostructures grown by molecular beam epitaxy (H. Tampo, K. Matsubara, A. Yamada, H. Shibata, P. Fons, M. Yamagata, H. Kanie, S. Niki / Journal of Crystal Growth, vols. 301-302, Apr. 2007, pp. 358-361 / Mar. 6, 2007). |
Two dimensional electron gases in polycrystalline MgZnO/ZnO heterostructures grown by rf-sputtering process (Huai-An Chin, I-Chun Cheng, Chih-I Huang, Yuh-Renn Wu, Wen-Sen Lu et al. / J. Appl. Phys. 108, 054503 (2010) / Sep. 7, 2010). |
Achieving High Field-Effect Mobility in Amorphous Indium—Gallium—Zinc Oxide by Capping a Strong Reduction Layer (Hsiao-Wen Zan, Chun-Cheng Yeh, Hsin-Fei Meng, Chuang-Chuang Tsai, Liang-Hao Chen / Advanced Materials, vol. 24, Issue 26, pp. 3509-3514, Jul. 10, 2012 / Jun. 8, 2012). |
The office action of the corresponding Taiwanese application. |
Corresponding CN Office Action that these art references were cited. |
Corresponding Chinese Office Action that these art references were cited on May 18, 2015. |
Number | Date | Country | |
---|---|---|---|
20130146868 A1 | Jun 2013 | US |
Number | Date | Country | |
---|---|---|---|
61569789 | Dec 2011 | US |