Claims
- 1. An integrated circuit, comprising:
- a silicon mesa disposed on a substrate;
- a field insulator structure, disposed in proximity to said mesa and having an opening formed therein extending downwardly to a top surface of said mesa, said opening exposing sidewalls in said field insulator structure, said opening being positioned with respect to said mesa and having dimensions such that said field insulator structure is disposed to overlap a region of said mesa along an outer periphery of said mesa;
- a layer of polysilicon extending along a top surface of said field insulator structure and into said opening and adjacent to said mesa top surface; and
- an insulator disposed between said polysilicon layer and said mesa top surface, said insulator having a layer of thermal gate oxide disposed adjacent to said polysilicon layer, said insulator having a layer of pyrogenic oxide disposed between said thermal gate oxide layer and said mesa top surface.
- 2. The integrated circuit of claim 1, wherein said mesa has formed therein a source and a drain of a transistor, said polysilicon layer comprising a gate of said transistor, said insulator comprising a gate insulator of said transistor.
- 3. The integrated circuit of claim 1, further comprising a second layer of thermal gate oxide disposed between said layer of pyrogenic oxide and said mesa top surface.
- 4. The integrated circuit of claim 1, wherein said field insulator structure comprises:
- a layer of thermal oxide, disposed to overlap said region of said mesa along said outer periphery of said mesa.
- 5. The integrated circuit of claim 4, wherein said field insulator structure further comprises:
- a layer of boron phospho-silicate, disposed adjacent to said layer of thermal oxide; and
- a layer of oxide, disposed above said layer of boron phospho-silicate.
- 6. An integrated circuit, comprising:
- a silicon mesa disposed on a substrate;
- a field insulator structure, disposed in proximity to said mesa and having an opening formed therein extending downwardly to a top surface of said mesa, said opening exposing sidewalls in said field insulator structure, said opening being positioned with respect to said mesa and having dimensions such that said field insulator structure is disposed to overlap a region of said mesa along an outer periphery of said mesa;
- a layer of polysilicon extending along a top surface of said field insulator structure and into said opening and adjacent to said mesa top surface; and
- an insulator disposed between said polysilicon layer and said mesa top surface, said insulator having a layer of thermal gate oxide disposed adjacent to said polysilicon layer, said insulator having a layer of pyrogenic oxide disposed between said thermal gate oxide layer and said mesa top surface;
- as characterized by:
- said layer of thermal gate oxide being formed by a process comprising the step of growing said thermal gate oxide in an ambient oxygen environment at atmospheric pressure such that said oxygen diffuses into said sidewalls of said field insulator structure at a predetermined penetration layer thickness; and
- said layer of pyrogenic oxide being formed by a process comprising the step of growing said pyrogenic oxide in an ambient hydrogen atmosphere, said hydrogen diffusing into said sidewalls of said field insulator structure at said penetration layer thickness, a portion of said hydrogen that is not formed into water in said step of growing said pyrogenic oxide being operable to passivate any damaged regions in said field insulator structure at said penetration layer thickness.
- 7. The integrated circuit of claim 6, wherein said mesa has formed therein a source and a drain of a transistor, said polysilicon layer comprising a gate of said transistor, said insulator comprising a gate insulator of said transistor.
- 8. The integrated circuit of claim 6, further comprising a second layer of thermal gate oxide disposed between said layer of pyrogenic oxide and said mesa top surface; as characterized by:
- said second layer of thermal gate oxide being formed by a process comprising the step of growing said thermal gate oxide in an ambient oxygen environment at atmospheric pressure such that said oxygen diffuses into said sidewalls of said field insulator structure at a predetermined penetration layer thickness, said step of growing said second layer of said thermal gate oxide being operable to remove a portion of said hydrogen from both said sidewalls of said field insulator structure and said layer of pyrogenic oxide.
- 9. The integrated circuit of claim 6, wherein said field insulator structure comprises:
- a layer of thermal oxide, disposed to overlap said region of said mesa along said outer periphery of said mesa.
- 10. The integrated circuit of claim 9, wherein said field insulator structure further comprises:
- a layer of boron phospho-silicate, disposed adjacent to said layer of thermal oxide; and
- a layer of oxide, disposed above said layer of boron phospho-silicate.
Parent Case Info
This is a division of copending application Ser. No. 701,739, filed on May 17, 1991.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4974051 |
Matloubian et al. |
Nov 1990 |
|
5124768 |
Mano et al. |
Jun 1992 |
|
5128733 |
Tyson |
Jul 1992 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
701739 |
May 1991 |
|