G. Samachisa et al., "A128K Flash EEPROM Using Double-Polysilicon Technology", IEEE Journal of Solid-State Circuits, vol. SC-22, No. 5, Oct. 1987, pp. 676-683. |
C. Chang et al., "Drain-Avalanche and Hole-Trapping Induced Gate Leakage in Thin-Oxide MOS Devices", IEEE Electron Device Letters, vol. 9, No. 11, Nov. 1988, pp. 588-590. |
Haddadad et al., "Degradatoins Due toHole Trapping in Flash Memory Cells", IEEE Electronic Device Letters, vol. 10, No. 3, Mar. 1989, pp. 117-119. |
T. C. Ong et al., "Erratric Erase in ETOX.TM. Flash Memory Array", VLSI Symposium, 1992, pp. 83-84. |
K. Yoshikawa et al., "Comprarison of Current flsh EEPROM Erasing Method: Stability and How to Control", IEDM, 1992, pp. 595-598. |
K. Oyama et al., "A Novel Erasing Technology for 3.3V Flash Memory with 64 MB Capacity and Beyond", IEDM, 1992, pp. 607-610. |
S. Aritome et al., "A Reliable Bi-Polarity Write/Erase Technology In Flash EEPROMs", IEDM, 1990, pp. 111-114. |
C. Chang et al., "Corner-Field Induced Drain Leakage In Thin Oxide Mosfets IEDM", 1987, pp. 714-717. |
A Bergemont, et. al; "NOR Virtual Ground (NVG)-A New Scaling Concept for Very High Density FLASH EEPROM and its Implementation in a 0.5um Process;" IEDM, Dec. 13, 1993, pp. 15-18. |
R. Shirota, et. al; "A 2.3um square Memory Cell Structure for 16Mb NAND EEPROMs;" IDEM, Dec. 9, 1990, pp. 103-106. |