M. Inoue, et al., "A 16 Mb DRAM with an Open Bit Line Architecture" ISSCC Solid State Circuits Conference, San Francisco, Feb. 1988, pp. 246-248. |
M. Okada, et al., "16 Mb ROM Design using Bank Select Architecture" IEEE Symposium on VLSI Circuits, Tokyo, 1988. |
W. Kammerer, et al., "A New Virtual Ground Array Architecture for Very High Speed, High Density EPROMS", IEEE Symposium on VLSI Circuits, OISO, May 1991, pp. 83-84. |
Eitan, et al., "Alternate Metal Virtual Ground (AMG)--A New Scaling Concept for Very High-Density EPROM's"; IEEE Electron Device Letters, vol. 12, No. 8, Aug. 1991, pp. 450-452. |
H. Pein, et al., "A 3-D Sidewall Flash EPROM Cell and Memory Array"; IEEE Electron Device Letters, vol. 14, No. 8, Aug. 1993, pp. 415-417. |
H. Pein, et al., "Performance of the 3-D Sidewall Flash EPROM Cell"; IEEE, 1993. |
S. Yamada, et al., "Degradation Mechanism of Flash EEPROM Programming After Program/Erase Cycles"; IEEE 1993. |
H. Kume, et al., "A 1.28 .mu.m.sup.2 Contactless Memory Cell Technology for a 3V-Only 64 Mbit EEPROM"; IEDM 1992. |
A. Bergemont, et al., "NOR Virtual Ground (NVG)--A New Scaling Concept for Very High Density Flash EEPROM and its Implementation in a 0.5 .mu.m Process"; IEEE, 1993. |
H. Onoda, et al., "A Novel Cell Structure Suitable for a 3 Volt Operation, Sector Erase and Flash Memory"; IEEE, 1992. |
R. Kazerounian, et al., "Alternate Metal Virtual Ground EPROM Array Implemented in a 0.8 .mu.m Process for Very High Density Applications"; IEEE 1991, pp. 11.5.1-11.5.4. |
N. Kodama, et al., "A Symmestrical Side Wall (SSW)-DSA Cell for a 64 Mbit Flash Memory" IEEE 1991; pp. 11.3.1-11.3.4. |
M. McConnell, et al., "An Experimental 4-Mb Flahs EEPROM with Sector Erase" Journal of Solid Circuits, vol. 26, No. 4; Apr. 1991; pp. 484-489. |
B. J. Woo, et al., "A Novel Memory Cell Using Flash Array Contactless EPROM (FACE) Technology"; IEEE 1990; pp. 5.1.1-5.1.4. |
B. J. Woo, et al., "A Poly-Buffered FACE Technology for High Density Flash Memories" Symposium on VLSI Technology, pp. 73-74. |