Claims
- 1. A flash-erasable semiconductor memory device, comprising:
- a memory cell array including a plurality of memory cell transistors, each of said memory cell transistors comprising: an insulated floating gate provided on a semiconductor substrate with a separation therefrom for storing information in the form of electric charges; a gate insulation film provided on an upper major surface of said semiconductor substrate for separating said floating gate from said semiconductor substrate; a channel region defined in said semiconductor substrate in correspondence to said floating gate; a source region and a drain region defined in said semiconductor substrate at both sides of said floating gate, said source region injecting carriers into said channel region such that said carriers are transported along said channel region while said drain region collecting said carriers that have been injected into said channel region at said source region and transported through said channel region; and a control electrode provided on said floating gate with a separation therefrom by a capacitor insulation film for controlling an injection of said carriers from said channel region to said floating gate via said gate insulation film;
- addressing means for selecting a memory cell transistor in said memory cell array;
- writing means for writing information into said selected memory cell transistor;
- reading means for reading information from said selected memory cell transistor; and
- erasing means for erasing information from said plurality of memory cell transistors included in said memory cell array simultaneously;
- wherein said writing means comprises:
- write control means supplied with a write control signal when writing information into said selected memory cell transistor for producing a gate control signal and a drain control signal in response thereto, said write control signal, said gate control signal and said drain control signal being defined by respective leading edges and respective trailing edges;
- gate control means supplied with said gate control signal from said write control means for producing a gate control voltage to be supplied to said control electrode of said selected memory cell transistor such that said gate control voltage is produced in response to said leading edge of said gate control signal and ends with said trailing edge of said gate control signal;
- drain control means supplied with said drain control signal from said write control means for producing a drain control voltage to be supplied to said drain region of said selected memory cell transistor such that said drain control voltage is produced in response to said leading edge of said write control signal and ends with said trailing edge of said write control signal;
- said write control means controlling said drain control signal and said gate control signal such that at least one of cases (a) and (b) occurs, wherein, in said case (a), said leading edge of said drain control signal appears after said leading edge of said gate control signal, and wherein, in said case (b), said trailing edge of said gate control signal appears after said trailing edge of said drain control signal.
- 2. A flash-erasable semiconductor memory device as claimed in claim 1, wherein said write control means produces said gate control signal such that said leading edge of said gate control signal is substantially coincident to said leading edge of said write control signal , and wherein said write control means produces said drain control signal such that said trailing edge of said drain control signal is substantially coincident to said trailing edge of said write control signal.
- 3. A flash-erasable semiconductor memory device as claimed in claim 1, wherein said capacitor insulation film has a laminated structure including a silicon nitride layer sandwiched by a pair of silicon oxide layers.
Priority Claims (9)
Number |
Date |
Country |
Kind |
3-304894 |
Nov 1991 |
JPX |
|
3-316682 |
Nov 1991 |
JPX |
|
3-319451 |
Dec 1991 |
JPX |
|
3-347343 |
Dec 1991 |
JPX |
|
4-4216 |
Jan 1992 |
JPX |
|
4-61730 |
Mar 1992 |
JPX |
|
4-210380 |
Aug 1992 |
JPX |
|
4-249958 |
Sep 1992 |
JPX |
|
4-31072 |
Nov 1992 |
JPX |
|
Parent Case Info
This application is filed as a divisional application under Rule 53(b) of parent application Ser. No. 06/978,976, filed Nov. 20, 1992, now U.S. Pat. No. 5,761,127.
US Referenced Citations (14)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0 143 596 |
Jun 1986 |
EPX |
0 392 895A2 |
Oct 1990 |
EPX |
55-19867 |
Feb 1980 |
JPX |
57-87620 |
Jun 1982 |
JPX |
60-113397 |
Jun 1985 |
JPX |
63-31219 |
Feb 1988 |
JPX |
1-282796 |
Nov 1989 |
JPX |
3-207097 |
Sep 1991 |
JPX |
3-241592 |
Oct 1991 |
JPX |
3-258015 |
Nov 1991 |
JPX |
3-245566 |
Nov 1991 |
JPX |
Non-Patent Literature Citations (3)
Entry |
IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, New York, U.S., pp. 1244-1249. |
IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Feb. 1988, New York, U.S., pp. 79-85. |
Patent Abstract of Japan of Japanese Patent Appln. 3-181097, "Non-Volatile Memory Device", dated Aug. 7, 1991. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
978976 |
Nov 1992 |
|