Claims
- 1. A flash memory including a plurality of transistor cells each including a drain, a substrate, wells, a control gate and a floating gate, each of a plurality of word lines is connected to said control gates of said plurality of transistor cells arranged in a row, each of a plurality of bit lines is connected to said drains of said plurality of transistor cells arranged in tandem, and data stored in said transistor cells connected to at least one bit line of the plurality of bit lines can be electrically erased concurrently, said flash memory comprising:
- a substrate voltage source for generating voltage to be applied to said substrates or said wells;
- a negative-voltage source for generating negative voltage to be applied to said control gates, and that removes charge from said floating gates by applying voltage, which is negative with respect to the voltage in said substrates or wells, to said control gates;
- a substrate voltage restriction means, connected between said substrate voltage source and reference voltage, for restricting the voltage generated by said substrate voltage source so that the voltage will be a first specified value in reference to said reference voltage; and
- a negative voltage restriction means, connected between said reference voltage and said negative voltage source, for restricting the negative voltage generated by said negative-voltage source so that the negative voltage will be a second specified value in reference to said reference voltage.
- 2. A flash memory including a plurality of transistor cells each including a source, a drain, a substrate, wells, a control gate and a floating gate, each of a plurality of word lines is connected to said control gates of said plurality of transistor cells arranged in a row, each of a plurality of bit lines is connected to said drains of said plurality of transistor cells arranged in tandem, and data stored in said transistor cells connected to at least one bit line of the plurality of bit lines can be electrically erased concurrently, said flash memory comprising:
- a source voltage source for generating voltage to be applied to said sources;
- a negative-voltage source for generating negative voltage to be applied to said control gates, and that removes charges from said floating gates by applying the negative voltage, which is negative with respect to the voltage at said sources, to said control gates;
- a source voltage restriction means, connected between said source voltage source and a reference voltage, for restricting the voltage generated by said source voltage source so that the voltage will be a first specified value in reference to said reference voltage; and
- a negative-voltage restriction means, connected between said reference voltage and said negative voltage source, for restricting the negative voltage generated by said negative-voltage source so that the negative voltage will be a second specified value in reference to said reference voltage.
Priority Claims (8)
Number |
Date |
Country |
Kind |
3-324701 |
Dec 1991 |
JPX |
|
3-346571 |
Dec 1991 |
JPX |
|
4-4678 |
Jan 1992 |
JPX |
|
4-64143 |
Mar 1992 |
JPX |
|
4-145300 |
Jun 1992 |
JPX |
|
4-154958 |
Jun 1992 |
JPX |
|
4-256594 |
Sep 1992 |
JPX |
|
4-299987 |
Nov 1992 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 08/098,406 filed Aug. 6, 1993, abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (8)
Number |
Date |
Country |
49-126249 |
Dec 1974 |
JPX |
50-140255 |
Nov 1975 |
JPX |
60-211699 |
Oct 1985 |
JPX |
60-229300 |
Nov 1985 |
JPX |
61-186019 |
Aug 1986 |
JPX |
1-273357 |
Nov 1989 |
JPX |
2-71499 |
Mar 1990 |
JPX |
3-203097 |
Sep 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
98406 |
Aug 1993 |
|