| Feygin et al. “A VLSI Implementation of a Cascade Viterbi Decoder with Traceback”, Circuits and Systems, 1993, ISCAS '93, 1993 IEEE International Symposium on, May 3-6, 1993.* |
| Black et al. (“A Unified Approach to the Viterbi Algorithm State Metric Update for Shift Register Processes”, Acoustics, Speech, and Signal Processing, 1992, ICASSP-92, 1992 IEEE International Conference on, vol. 5, Mar. 23-26, 1992.* |
| “Viterbi Decoding Techniques in the TMS320C54x Family”, Henry Hendrix, Member, Group Technical Staff, Texas Instruments Incorporated, SPRA071, Jun., 1996, 12 pages. |
| “VLSI Structures for Viterbi Receivers: Part 1—General Theory and Applications”, IEEE Journal on Selected Areas in Communications, vol. SAC-4, No. 1, Jan., 1986, pp. 142-154. |
| “High-Performance VLSI Architecture for the Viterbi Algorithm”, IEEE Transactions on Communications, vol. 45, No. 2, Feb., 1997, pp. 168-176. |
| “Locally Connected VLSI Architectures for the Viterbi Algorithm”, IEEE Journal on Selected Areas in Communications, vol. 6, No. 3, Apr., 1988, pp. 527-537. |
| “Area-Efficient Architectures for the Viterbi Algorithm—Part I: Theory”, IEEE Transactions on Communications, vol. 41, No. 4, Apr., 1993, pp. 636-644. |
| “A Multiprocessor Architecture for Viterbi Decoders with Linear Speedup”, IEEE Transactions on Signal Processing, vol. 41, No. 9, Sep., 1993, pp. 2907-2917. |
| “An Area-Efficient Topology for VLSI Implementation of Viterbi Decoders and Other Shuffle-Exchange Type Structures”, IEEE Journal of Solid-State Circuits, vol. 26, No. 2, Feb., 1991, pp. 90-97. |
| “An area-efficient path memory structure for VLSI implementation of high speed Viterbi decoders”, Integration, the VLSI Journal 12 (1991) pp. 79-91. |
| “Algebraic Survivor Memory Management Design for Viterbi Detectors”, IEEE Transactions on Communications, vol. 43, No. 9, Sep., 1995. |
| “Generalized Trace Back Techniques for Survivor Memory Management in the Viterbi Algorithm”, IEEE, 1990, pp. 1318-1322. |