Claims
- 1. A frontside contact on a silicon-on-insulator substrate, comprising in combination:
a contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer; and a connection polysilicon providing a connection between the substrate layer and the contact plug, wherein the connection provides a means to bias the substrate layer.
- 2. The contact of claim 1, wherein the contact plug is a metal.
- 3. The contact of claim 2, wherein the metal is tungsten.
- 4. The contact of claim 1, wherein the substrate layer has a doped region below the hole.
- 5. The contact of claim 4, wherein the doped region is doped with a P+ implant.
- 6. The contact of claim 5, wherein the P+ implant is substantially an implant of 1.25×1015 atoms/cm2 at 70 keV.
- 7. The contact of claim 4, wherein the doped region is doped with an N+ implant.
- 8. The contact of claim 4, wherein the doped region provides an electrical connection between the silicon substrate layer and the connection polysilicon.
- 9. The contact of claim 4, wherein the connection polysilicon substantially contacts the doped region in the substrate layer.
- 10. The contact of claim 1, wherein a metal pad is substantially located above the contact plug.
- 11. The contact of claim 1, wherein a silicide is substantially located between the connection polysilicon and the contact plug.
- 12. The contact of claim 1 wherein a contact dielectric layer is substantially located above the field oxide layer.
- 13. The contact of claim 1, further comprising at least one spacer disposed in the hole, wherein the at least one spacer is composed of borosilicate glass to provide additional doping.
- 14. A frontside contact on a silicon-on-insulator substrate, comprising in combination:
a contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer; at least one spacer disposed in the hole to provide additional doping; and a connection polysilicon providing a connection between the substrate layer and the contact plug, wherein the connection provides a means to bias the substrate layer.
- 15. The contact of claim 14, wherein the at least one spacer is composed of borosilicate glass.
- 16. The contact of claim 14, wherein the contact plug is a metal.
- 17. The contact of claim 16, wherein the metal is tungsten.
- 18. The contact of claim 14, wherein the substrate layer has a doped region below the hole.
- 19. The contact of claim 18, wherein the doped region is doped with a P+ implant.
- 20. The contact of claim 19, wherein the P+ implant is substantially an implant of 1.25×1015 atoms/cm2 at 70 keV.
- 21. The contact of claim 18, wherein the doped region provides an electrical connection between the silicon substrate layer and the connection polysilicon.
- 22. The contact of claim 18, wherein the connection polysilicon substantially contacts the doped region in the substrate layer.
- 23. The contact of claim 14, wherein a metal pad is substantially located above the contact plug.
- 24. The contact of claim 14, wherein a silicide is substantially located between the connection polysilicon and the contact plug.
- 25. The contact of claim 14, wherein a contact dielectric layer is substantially located above the field oxide layer.
- 26. A frontside contact on a silicon-on-insulator substrate, comprising in combination:
a tungsten contact plug, wherein a metal pad is located substantially above the tungsten contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer, wherein the substrate layer has a P+ implant region below the hole that is substantially doped with an implant of 1.25×1015 atoms/cm2 at 70 keV, and wherein a contact dielectric layer is substantially located above the field oxide layer; and a connection polysilicon providing a connection between the doped region of the substrate layer and the tungsten contact plug, wherein a silicide is substantially located between the connection polysilicon and the tungsten contact plug, and wherein the connection provides a means to bias the substrate layer.
- 27. The contact of claim 26, further comprising at least one spacer disposed in the hole, wherein the at least one spacer is composed of borosilicate glass to provide additional doping.
- 28. A method of forming a frontside contact on a silicon-on-insulator substrate, comprising in combination:
removing a top layer of silicon in an area where the frontside contact is to be formed, thereby substantially exposing a buried oxide layer; depositing a field oxide layer on the buried oxide layer; etching a hole through the field oxide layer and the buried oxide layer to a substrate layer; performing an implant in the substrate layer through the hole; depositing a connection polysilicon; etching the connection polysilicon; depositing a contact dielectric layer; and forming a contact plug.
- 29. The method of claim 28, further comprising forming a metal pad substantially above the contact plug.
- 30. The method of claim 28, further comprising depositing and etching at least one spacer to provide additional doping after the step of performing an implant.
- 31. The method of claim 30, wherein the at least one spacer is composed of borosilicate glass.
- 32. The method of claim 28, wherein the step of removing a top layer of silicon includes employing reactive ion etching.
- 33. The method of claim 28, wherein the step of etching a hole includes applying photoresist to substantially define the location to be etched.
- 34. The method of claim 28, wherein the step of etching a hole includes performing a straight wall etch.
- 35. The method of claim 28, wherein the step of performing an implant includes performing a P+ implant of substantially 1.25×1015 atoms/cm2 at 70 keV.
- 36. The method of claim 28, wherein the step of etching the connection polysilicon includes applying photoresist to substantially define a location to be etched.
- 37. The method of claim 28, wherein the step of forming a contact plug includes etching a contact hole in the contact dielectric layer.
- 38. The method of claim 28, wherein the step of forming a contact plug includes depositing a metal in the contact hole.
- 39. The method of claim 38, wherein the metal is tungsten.
- 40. The method of claim 38, wherein a silicide is substantially located between the metal and the connection polysilicon.
RELATED APPLICATION
[0001] This application claims priority to and incorporates by reference U.S. Provisional Application Serial No. 60/275,764 filed Mar. 14, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60275764 |
Mar 2001 |
US |