Formation of a silicon oxynitride layer on a high-k dielectric material

Information

  • Patent Grant
  • 8119210
  • Patent Number
    8,119,210
  • Date Filed
    Friday, May 21, 2004
    20 years ago
  • Date Issued
    Tuesday, February 21, 2012
    12 years ago
Abstract
In one embodiment, a method for depositing a capping layer on a dielectric layer in a process chamber is provided which includes depositing the dielectric layer on a substrate surface, depositing a silicon-containing layer by an ALD process, comprising alternately pulsing a silicon precursor and an oxidizing gas into the process chamber, and exposing the silicon-containing layer to a nitridation process. In another embodiment, a method for depositing a silicon-containing capping layer on a dielectric layer in a process chamber by an ALD process is provided which includes flowing a silicon precursor into the process chamber, purging the process chamber with a purge gas, flowing an oxidizing gas comprising water formed by flowing a H2 gas and an oxygen-containing gas through a water vapor generator, and purging the process chamber with the purge gas.
Description
BACKGROUND OF THE INVENTION
Field of the Invention

Embodiments of the present invention generally relate to methods for depositing materials on substrates, and more specifically, to methods for depositing capping layers, such as silicon oxides or silicon oxynitrides, to dielectric materials.


In the field of semiconductor processing, flat-panel display processing or other electronic device processing, chemical vapor deposition has played an important role in forming films on substrates. As the geometries of electronic devices continue to shrink and the density of devices continues to increase, the size and aspect ratio of the features are becoming more aggressive, e.g., feature sizes of 0.07 microns and aspect ratios of 10 or greater are being considered. Accordingly, conformal deposition of materials to form these devices is becoming increasingly important.


While conventional chemical vapor deposition has proved successful for device geometries and aspect ratios down to 0.15 microns, the more aggressive device geometries require new, innovative deposition techniques. One technique that is receiving considerable attention is atomic layer deposition (ALD). In the scheme, reactants are sequentially introduced into a processing chamber where each reactant chemisorbs onto the substrate surface and a reaction occurs. A purge step is typically carried out between the delivery of each reactant gas. The purge step may be a continuous purge with the carrier gas or a pulse purge between the delivery of the reactant gases.


One problem that interferes with small device assembly has been elemental diffusion from one material layer to another layer. Contamination by elemental diffusion is very prominent in material layers that are adjacent to doped polysilicon, since the dopants (e.g., boron) readily diffuse. In order to limit dopant diffusion, nitridation processes have been used to densify dielectric high-k materials, such as hafnium silicate. The densification process incorporates nitrogen in the dielectric material and forms Si—N bonds and Hf—N bonds. While the Si—N bonds are desirable, the Hf—N bonds are undesirable since their metallic characteristics increase leakage. Also, the industry has been struggling to introduce high-k materials that are compatible on the substrate, since the interaction between polysilicon and the many high-k materials usually have the wrong work-function threshold shift.


Alternatively, silicon nitride has been used as an effective boron barrier layer at the dielectric/gate interface. However, the material has poor device properties due to inherently fixed charges. A desirable barrier layer should form the dielectric/gate interface and enhances the mobility of charge carriers in the polysilicon by blocking dopant diffusion from the polysilicon layer.


In the prior art, ALD processes have been used to deposit thin silicon oxide layers. Silicon oxide deposited by an ALD process, plasma treated and subsequently annealed has been utilized as a capping layer. However, silicon oxide layers are often deposited by ALD processes that alternate pulses of dichlorosilane (Cl2SiH2) with water or oxygen. The silicon oxide may be contaminated with halogen impurities due to the chlorinated silane precursors. If silicon oxide layers contaminated with halogens are used as dopant barrier layers, chlorine may diffuse into the polysilicon layer adversely effecting the charge carrier mobility.


Therefore, there is a need for a deposition process to cap a dielectric material with a barrier layer, such as silicon oxide or silicon oxynitride. The barrier layer should be free of halogen contamination and be as thin as possible while reducing dopant diffusion, as well as the barrier layer and the dielectric layer should be chemically compatible.


SUMMARY OF THE INVENTION

In one embodiment, a method for depositing a capping layer on a dielectric layer is provided which includes depositing the dielectric layer on a substrate, depositing a silicon-containing layer on the dielectric layer by an ALD process, comprising alternately pulsing a silicon precursor and an oxidizing gas into a process chamber, exposing the silicon-containing layer to a nitridation process and exposing the substrate to an anneal process


In another embodiment, a method for depositing a capping layer on a dielectric layer in a process chamber is provided which includes depositing the dielectric layer on a substrate, exposing the dielectric layer to an ALD process, comprising alternately pulsing a silicon precursor and an oxidizing gas into the process chamber, depositing a silicon-containing layer on the dielectric layer, and exposing the silicon-containing layer to a nitridation process.


In another embodiment, a method for depositing a silicon-containing capping layer on a dielectric layer in a process chamber by an ALD process is provided which includes flowing a silicon precursor into the process chamber, purging the process chamber with a purge gas, flowing an oxidizing gas comprising water formed by flowing a H2 gas and an oxygen-containing gas through a water vapor generator, and purging the process chamber with the purge gas.


In another embodiment, a method for depositing a silicon-containing layer on a substrate surface in a process chamber is provided which includes exposing the substrate surface to a silicon precursor and an oxidizing gas comprising water formed by flowing a H2 gas and an oxygen-containing gas through a water vapor generator, and exposing the substrate surface to a nitridation process.





BRIEF DESCRIPTION OF THE DRAWINGS

So that the manner in which the above recited features of the present invention can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of the invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.



FIG. 1 illustrates a process sequence for forming a capping layer on a dielectric layer according to one embodiment described herein;



FIGS. 2A-2F illustrate a process sequence for depositing multiple layers on a substrate surface according to another embodiment described herein;



FIG. 3 illustrates ALD pulsing sequences for the silicon precursor and oxidizing gas according to one embodiment described herein; and



FIG. 4 depicts a schematic cross-sectional view of a process chamber that may be used to perform an ALD process described herein.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

The present invention provides methods for preparing silicon-containing compounds used in a variety applications including as capping barrier layers on high-k dielectric materials. The methods use atomic layer deposition (ALD) to have elemental control of the composition of the silicon compounds. In one embodiment, the process includes an in-situ water generator to produce an oxidizing gas used with a silicon precursor to deposit silicon-containing material. The ALD processes utilizing the in-situ water generator to grow silicon-containing material neatly and efficiently, thereby significantly increasing production throughput. In other aspects, silicon-containing materials are nitrided by nitrogen plasma, such as with decoupled plasma nitridation (DPN), and subsequently annealed.


A “substrate surface” as used herein refers to any substrate or material surface formed on a substrate upon which film processing is performed. For example, a substrate surface on which processing may be performed include materials such as dielectric materials, silicon, silicon oxide, strained silicon, silicon on insulator (SOI), carbon doped silicon oxides, silicon nitride, doped silicon, germanium, gallium arsenide, glass, sapphire, and any other materials such as metals, metal nitrides, metal alloys, and other conductive materials, depending on the application. Barrier layers, metals or metal nitrides on a substrate surface include titanium, titanium nitride, tungsten nitride, tantalum and tantalum nitride. Substrates may have various dimensions, such as 200 mm or 300 mm diameter wafers, as well as, rectangular or square panes. Embodiments of the processes described herein deposit silicon-containing compounds on many substrates and surfaces, especially, high-k dielectric materials. Substrates on which embodiments of the invention may be useful include, but are not limited to semiconductor wafers, such as crystalline silicon (e.g., Si<100> or Si<111>), silicon oxide, strained silicon, SOI, silicon germanium, doped or undoped polysilicon, doped or undoped silicon wafers silicon nitride and patterned or non-patterned wafers. Surfaces include bare silicon wafers, films, layers and materials with dielectric, conductive and barrier properties and include aluminum oxide and polysilicon. Pretreatment of surfaces includes polishing, etching, reduction, oxidation, hydroxylation, annealing and/or baking.


“Atomic layer deposition” or “cyclical deposition” as used herein refers to the sequential introduction of two or more reactive compounds to deposit a layer of material on a substrate surface. The two, three or more reactive compounds may alternatively be introduced into a reaction zone of a processing chamber. Usually, each reactive compound is separated by a time delay to allow each compound to adhere and/or react on the substrate surface. In one aspect, a first precursor or compound A is pulsed into the reaction zone followed by a first time delay. Next, a second precursor or compound B is pulsed into the reaction zone followed by a second delay. During each time delay a purge gas, such as nitrogen, is introduced into the processing chamber to purge the reaction zone or otherwise remove any residual reactive compound or by-products from the reaction zone. Alternatively, the purge gas may flow continuously throughout the deposition process so that only the purge gas flows during the time delay between pulses of reactive compounds. The reactive compounds are alternatively pulsed until a desired film or film thickness is formed on the substrate surface. In either scenario, the ALD process of pulsing compound A, purge gas, pulsing compound B and purge gas is a cycle. A cycle can start with either compound A or compound B and continue the respective order of the cycle until achieving a film with the desired thickness.


A “pulse” as used herein is intended to refer to a quantity of a particular compound that is intermittently or non-continuously introduced into a reaction zone of a processing chamber. The quantity of a particular compound within each pulse may vary over time, depending on the duration of the pulse. The duration of each pulse is variable depending upon a number of factors such as, for example, the volume capacity of the process chamber employed, the vacuum system coupled thereto, and the volatility/reactivity of the particular compound itself. A “half-reaction” as used herein to refer to a precursor pulse step followed by a purge step.


In FIG. 1, illustrates an exemplary process sequence 100 for forming a capped dielectric film, such as a silicon oxide layer on a high-k gate dielectric material. FIGS. 2A-2F correspond to process sequence 100 to illustrate the assembly of a semiconductor device, such as a transistor. In step 102, a dielectric layer 210 is deposited on a substrate 200, depicted in FIGS. 2A-2B, by conventional deposition techniques, such as ALD, chemical vapor deposition (CVD), physical vapor deposition (PVD), thermal techniques and combinations thereof. In a preferred embodiment, dielectric layer 210 is deposited by an ALD process and apparatus, such as described in co-pending U. S. Provisional patent application Ser. No. unknown, filed May 12, 2004, entitled, “Atomic Layer Deposition of Hafnium-containing High-K Materials,” assigned to Applied Materials, Inc., and is herein incorporated by reference. Dielectric layer 210 is generally deposited with a film thickness from about 10 Å to about 1,000 Å, preferably from about 20 Å to about 500 Å and more preferably from about 50 Å to about 200 Å, for example, about 100 Å.


A substrate may be pretreated before depositing dielectric layer 210 in order to have termination with a variety of functional groups such as hydroxyls (OH), alkoxy (OR, where R=Me, Et, Pr or Bu), haloxyls (OX, where X═F, Cl, Br or I), halides (F, Cl, Br or I), oxygen radicals, aminos (NH or NH2) and amidos (NR or NR2, where R═H, Me, Et, Pr or Bu). A pretreatment may be effected by administering a reagent, such as NH3, B2H6, SiH4, Si2H6, H2O, HF, HCl, O2, O3, H2O, H2O/O2, H2O/H2, H2O2, H2, atomic-H, atomic-N, atomic-O, alcohols or amines. Once the surface of the substrate is pretreated, an ALD cycle is started. For many of the high-k dielectric materials, the precursor adsorption is self-limiting under certain process conditions, and generally is at low temperatures (<300° C.) to exhibit this behavior. In one embodiment, the pretreatment may involve a presoak with a reagent prior to depositing a hafnium compound. The presoak may involve exposing the substrate surface to the reagent for a period of time from about 5 seconds to about 120 seconds, preferably from about 5 seconds to about 30 seconds. In one example, the substrate surface is exposed to water vapor for 15 seconds prior to starting an ALD process to deposit dielectric layer 210.


Dielectric layer 210 is deposited on the substrate surface and may have a variety of compositions that are homogenous, heterogeneous, graded and/or multiple layered stacks or laminates. Dielectric layer 210 is generally a high-k dielectric material and may include combinations of hafnium, zirconium, titanium, tantalum, lanthanum, aluminum, silicon, oxygen and/or nitrogen. Dielectric layer 210 may have a composition that includes hafnium-containing materials, such as hafnium oxides (HfOx or HfO2), hafnium silicates (HfSixOy or HfSiO4), hafnium silicon oxynitrides (HfSixOyNz), hafnium oxynitrides (HfOxNy), hafnium aluminates (HfAlxOy), hafnium aluminum silicates (HfAlxSiyOz), hafnium aluminum silicon oxynitrides (HfAlwSixOyNz), hafnium lanthanum oxides (HfLaxOy), zirconium-containing materials, such as zirconium oxides (ZrOx or ZrO2), zirconium silicates (ZrSixOy or ZrSiO4), zirconium silicon oxynitrides (ZrSixOyNz), zirconium oxynitrides (ZrOxNy), zirconium aluminates (ZrAlxOy), zirconium aluminum silicates (ZrAlxSiyOz), zirconium aluminum silicon oxynitrides (ZrAlwSixOyNz), zirconium lanthanum oxides (ZrLaxOy), other aluminum-containing materials or lanthanum-containing materials, such as aluminum oxides (Al2O3 or AlOx), aluminum oxynitrides (AlOxNy), aluminum silicates (AlSixOy), aluminum silicon oxynitrides (AlSixOyNz), lanthanum aluminum oxides (LaAlxOy), lanthanum oxides (LaOx or La2O3), derivatives thereof and combinations thereof. Other dielectric materials useful for dielectric layer 210 may include titanium oxides (TiOx or TiO2), titanium oxynitrides (TiOxNy), tantalum oxides (TaOx or Ta2O5) and tantalum oxynitrides (TaOxNy). Laminate films that are useful dielectric materials for dielectric layer 210 include HfO2/Al2O3, HfO2/SiO2, La2O3/Al2O3 and HfO2/SiO2/Al2O3.


In step 104, a silicon oxide layer 220 is deposited on dielectric layer 210 by an ALD process, as depicted in FIG. 2C. Silicon oxide layer 220 may include silicon dioxide (SiO2) or other silicon oxides (SiOx), such as less oxidized forms. Generally, silicon oxide layer 220 is deposited with a thickness in a range from about 1 Å to about 20 Å, preferably from about 2 Å to about 10 Å, and more preferably from about 3 Å to about 8 Å, for example, about 5 Å. In many embodiments, silicon oxide layer 220 is about 5 Å or less.


Prior to the deposition of silicon oxide layer 220, the dielectric layer 210 may be exposed to a pretreatment step similarly disclosed for pretreatment of substrate 200 prior to the deposition of dielectric layer 210. The substrate is loaded into a process chamber capable of performing cyclical deposition and the process conditions are adjusted. Process conditions may include temperature, pressure and flow rate of carrier gas. In one embodiment, the process chamber used to deposit silicon oxide layer 220 is the same process chamber used to deposit the dielectric layer 210. In another embodiment, a first process chamber is used to deposit the dielectric layer 210 and a second process chamber is used to deposit silicon oxide layer 220. The first process chamber and the second process chamber may be on different cluster tools, but preferably on the same cluster tool.


ALD process 300 forms a silicon oxide layer 220, according to one embodiment of the present invention, as depicted in FIG. 3. In step 302, dielectric layer 210 on the substrate surface is exposed to pulse of a silicon precursor that is introduced into the process chamber for a time period in a range from about 0.1 seconds to about 5 seconds. A pulse of purge gas is then pulsed into the processing chamber to purge or otherwise remove any residual silicon precursor or by-products in step 304. In step 306, a pulse of oxidizing gas is introduced into the processing chamber. The oxidizing gas may include several agents, such as in-situ water, oxygen, or hydrogen. A pulse of purge gas is then introduced into the processing chamber to purge or otherwise remove any residual oxidizing gas or by-products in step 308. Suitable carrier gases or purge gases may include helium, argon, nitrogen, hydrogen, forming gas, oxygen, and combinations thereof.


After each deposition cycle, a silicon oxide layer 220 is formed having a particular thickness. Generally, about 8 ALD process cycles are completed to form silicon oxide layer 220 with a thickness of about 5 Å. Depending on specific device requirements, subsequent deposition cycles may be needed to deposit silicon oxide layer 220 having a predetermined thickness in step 310. In step 312, once the predetermined thickness of silicon oxide layer 220 is achieved, ALD process 300 is ceased.


The cyclical deposition process or ALD process typically occurs at a pressure in the range from about 1 Torr to about 100 Torr, preferably in the range from about 1 Torr to about 20 Torr, for example about 10 Torr. The temperature of the substrate is usually in the range from about 70° C. to about 1,000° C., preferably from about 100° C. to about 450° C., and more preferably from about 200° C. to about 400° C.


In step 302, the silicon precursor is introduced to the process chamber at a rate in the range from about 5 sccm to about 200 sccm. The silicon precursor is usually introduced with a carrier gas, such as nitrogen, with a total flow rate in the range from about 50 sccm to about 1,000 sccm. The silicon precursor is pulsed into the process chamber at a rate from about 0.1 seconds to about 10 seconds, depending on the particular process and desired silicon oxide layer 220. In one embodiment, the silicon precursor is pulsed at a rate from about 1 second to about 5 seconds, for example, about 3 seconds. In another embodiment, the silicon precursor is pulsed at a rate from about 0.1 seconds to about 1 second, for example, about 0.5 seconds. In one embodiment, the silicon precursor is preferably tetrakis(dimethylamino)silane ((Me2N)4Si or TDMAS) or tris(dimethylamino)silane ((Me2N)3SiH or Tris-DMAS).


In step 306, the oxidizing gas is introduced to the process chamber at a rate in the range from about 20 sccm to about 1,000 sccm, preferably in the range from about 50 sccm to about 200 sccm. The oxidizing gas is pulsed into the process chamber at a rate from about 0.1 seconds to about 10 seconds, depending on the particular process. In one embodiment, the oxidizing gas is pulsed at a rate from about 1 second to about 5 seconds, for example, about 1.7 seconds. In another embodiment, the oxidizing gas is pulsed at a rate from about 0.1 seconds to about 3 seconds, for example, about 0.5 seconds.


The oxidizing gas is produced from a water vapor generating (WVG) system that is in fluid communication to the process chamber by a line. The WVG system generates ultra-high purity water vapor by means of a catalytic reaction of O2 and H2. The H2 and the O2 each flow into the WVG system at a rate in the range from about 20 sccm to about 200 sccm. Generally, the flow of O2 is higher than the flow of H2, for example, the H2 has a flow rate of about 100 sccm and O2 has a flow rate of about 120 sccm. Therefore, the water vapor flowing out of the WVG system is O2 enriched. When the H2 flow rate is about 100 sccm and the O2 flow rate is about 120 sccm, the outflow of oxidizing gas includes a water vapor with a flow rate about 100 sccm and an O2 with a flow rate about 70 sccm. Once a preferred H2/O2 concentration is determined, each flow rate may be proportionately altered to adjust the outward flowing water vapor with the same H2/O2 concentration. In another example, H2 has a flow rate about 50 sccm and O2 has a flow rate about 60 sccm.


The WVG system has a catalyst-lined reactor or a catalyst cartridge in which water vapor is generated by means of a catalytic chemical reaction, unlike pyrogenic generators that produce water vapor as a result of ignition. The catalyst may include a metal or alloy, such as palladium, platinum, nickel, combinations thereof, and alloys thereof. The ultra-high purity water is ideal for the ALD processes in the present invention. In one embodiment, to prevent unreacted H2 from flowing downstream, O2 is allowed to flow through the WVG system for 5 seconds. Next, H2 is allowed to enter the reactor for about 5 seconds. The catalytic reaction between H2 and O2 is instantaneous, so water vapor is generated immediately after the H2 and O2 reach the reactor. Regulating the flow of H2 and O2 allows the concentration to be precisely controlled at any point from 1% to 100% concentrations, that is, the water vapor may contain water, H2, O2 ,or combinations thereof. In one example, the water vapor contains water and O2. In another example, the water vapor contains water and H2. Similarly, by employing the same method of gas flow control, the amount of water vapor may also be regulated, yielding accurate and repeatable flows every time. While water vapor is usually generated by flowing H2 and O2 into the reactor, the O2 may be supplemented or substituted with another oxygen source compound, such as NO, N2O, NO2, N2O5, H2O2 ,or O3. In one embodiment, H2 and N2O are utilized to form a water vapor that is used in the various ALD processes throughout the present disclosure. Suitable WVG systems are commercially available, such as the WVG by Fujikin of America, Inc., located in Santa Clara, Calif., and the CSGS (Catalyst Steam Generator System) by Ultra Clean Technology, located in Menlo Park, Calif.


The pulses of a purge gas, preferably argon or nitrogen, at steps 304 and 308, are typically introduced at a rate from about 2 slm to about 22 slm, preferably at about 10 slm. Each processing cycle (steps 302 through 308) lasts from about 0.01 seconds to about 20 seconds. For example, in one embodiment, the processing cycle is about 10 seconds, while in another embodiment, the processing cycle is about 2 seconds. The specific pressures and times are obtained through routine experimentation. In one example, a 300 mm diameter wafer needs about twice the flow rate as a 200 mm diameter wafer in order to maintain similar throughput.


In one embodiment, hydrogen gas is applied as a carrier gas, purge and/or a reactant gas to reduce halogen contamination from the film. Precursors that contain halogen atoms (e.g., Cl2SiH2, SiCl4 and Si2Cl6) may readily contaminate the film. Hydrogen is a reductant and will produce hydrogen halides (e.g., HCl) as a volatile and removable by-product. Therefore, hydrogen may be used as a carrier gas or reactant gas when combined with a precursor compound (i.e., silicon or oxygen precursors) and may include another carrier gas (e.g., Ar or N2). In one aspect, a water/hydrogen mixture, at a temperature in the range from about 100° C. to about 500° C., is used to reduce the halogen concentration and increase the oxygen concentration of the film.


Many silicon precursors are within the scope of the invention. One important precursor characteristic is to have a favorable vapor pressure. Precursors at ambient temperature and pressure may be gas, liquid, or solid. However, within the ALD chamber, volatilized precursors are utilized. Exemplary silicon precursors include silanes, alkylsilanes, alkylaminosilanes, silanols, and alkoxy silanes, for example, silicon precursors include (Me2N)4Si, (Me2N)3SiH, (Me2N)2SiH2, (Me2N)SiH3, (Et2N)4Si, (Et2N)3SiH, (MeEtN)4Si, (MeEtN)3SiH, Si(NCO)4, MeSi(NCO)3, SiH4, Si2H6, SiCl4, Si2Cl6, MeSiCl3, HSiCl3, Me2SiCl2, H2SiCl2, MeSiH3, Me2SiH2, EtSiH3, Et2SiH2, MeSi(OH)3, Me2Si(OH)2, (EtO)4Si, derivative thereof, and combinations thereof. Other alkoxy silanes may be described by the generic chemical formula (RO)4-nSiLn, where n=0-3, R=methyl, ethyl, propyl, or butyl and L=H, OH, F, Cl, Br, or I, and combinations thereof. Other alkylsilane compounds useful as silicon precursors include R4-nSiHn, where R is independently methyl, ethyl, propyl, butyl, or other alkyl and n=0-3. Other alkylaminosilane compounds useful as silicon precursors include (RR′N)4-nSiHn, where R or R′ are independently hydrogen, methyl, ethyl, propyl, or butyl and n=0-3. Also, higher silanes are used as silicon precursors within some embodiments of the invention. Higher silanes are disclosed in commonly assigned U.S. Ser. No. 10/688,797, filed on Oct. 17, 2003, entitled, “Silicon-containing Layer Deposition with Silicon Compounds,” and published as U. S. Pub. No. 2004-0224089, which is incorporated herein by reference in entirety for the purpose of describing silicon precursors. Some preferred silicon precursors include (Me2N)3SiH, (Et2N)3SiH, (Me2N)4Si, (Et2N)4Si, and (MeEtN)4Si.


In another embodiment, steps 102 and 104 are performed in the same ALD chamber by ceasing the flow of particular reagents, such as a metal precursor, used in step 102, but not used in step 104. For example, dielectric layer 210, comprising hafnium silicate, is deposited as by performing an ALD process that includes sequentially pulsing HfCl4, water vapor, TDMAS and water vapor, with each precursor separated by a purge cycle. The dielectric layer 210 is formed by repeating the ALD cycle until the film has a thickness of about 100 Å, therefore, completing step 102. Without stopping the ALD cycle, the HfCl4 half reaction and one of the water vapor half reactions are ceased and step 104 has begun. The ALD process proceeds by sequentially pulsing TDMAS and water vapor, with each precursor separated by a purge cycle. After about 8 cycles of the ALD process, a 5 Å silicon oxide layer 220 is formed on dielectric layer 210 containing the hafnium silicate.


The substrate is transferred to a decoupled plasma nitridation (DPN) chamber, such as the CENTURA™ DPN chamber, available from Applied Materials, Inc., located in Santa Clara, Calif. In one embodiment, the DPN chamber is on the same cluster tool as the ALD chamber used to deposit the dielectric layer 210 and/or the ALD chamber used to deposit the silicon oxide layer 220. Therefore, the substrate may be exposed to a nitridation process without being exposed to the ambient environment. In FIG. 1, step 106, the silicon oxide layer 220 is exposed to a nitridation process. The nitridation process physically incorporates nitrogen atoms into the silicon oxide material to form nitrogen-containing silicon oxide layer 230, as depicted in FIG. 2D. The nitrogen concentration of nitrogen-containing silicon oxide layer 230 may be in the range from about 5 atomic percent (at %) to about 40 at %, preferably from about 10 at % to about 25 at %.


Preferably, the nitridation process exposes the silicon oxide layer 220 to nitrogen plasma, such as a DPN process. During a DPN process, the silicon oxide layer 220 is bombarded with atomic-N formed by co-flowing N2 and a noble gas plasma, such as argon. Besides N2, other nitrogen-containing gases may be used to form the nitrogen plasma, such as NH3, hydrazines (e.g., N2H4 or MeN2H3), amines (e.g., Me3N, Me2NH or MeNH2), anilines (e.g., C6H5NH2), and azides (e.g., MeN3 or Me3SiN3). Other noble gases that may be used in a DPN process include helium, neon and xenon. The nitridation process proceeds at a time period from about 10 seconds to about 120 seconds, preferably from about 15 seconds to about 60 seconds, for example, about 30 seconds. Also, the nitridation process is conducted with a plasma power setting at about 900 watts to about 2,700 watts and a pressure at about 10 mTorr to about 100 mTorr. The nitrogen has a flow from about 0.1 slm to about 1.0 slm, while the noble gas has a flow from about 0.1 slm to about 1.0 slm. In a preferred embodiment, the nitridation process is a DPN process and includes a plasma by co-flowing Ar and N2.


In another embodiment, instead of transferring the substrate to the DPN chamber, a nitridation process may include exposing the silicon oxide layer 220 to nitrogen plasma during each ALD half reaction, at the completion of an ALD cycle and/or at the completion of the deposition of a silicon oxide layer 220. For example, a nitridizing remote-plasma is exposed to silicon oxide layer 220 to form nitrogen-containing silicon oxide layer 230 directly in the ALD process chamber. Radical nitrogen compounds may also be produced by heat or hot-wires and used during nitridation processes. Other nitridation processes to form nitrogen-containing silicon oxide layer 230 are contemplated, such as annealing the substrate in a nitrogen-containing environment, and/or including a nitrogen precursor into an additional half reaction within the ALD cycle while forming the nitrogen-containing silicon oxide layer 230. For example, an additional half reaction during an ALD cycle to form silicon oxide may include a pulse of NH3 followed by a pulse of purge gas.


The substrate is subsequently transferred to an anneal chamber, such as the CENTURA™ RADIANCE™ RTP chamber available from Applied Materials, Inc., located in Santa Clara, Calif., and exposed to an anneal process. The anneal chamber may be on the same cluster tool as the deposition chamber and/or the nitridation chamber. Therefore, the substrate may be annealed without being exposed to the ambient environment. FIG. 1, step 108, the substrate is annealed converting nitrogen-containing silicon oxide layer 230 to a capping layer 240, such as silicon oxynitride (SiOxNy), as depicted in FIG. 2E. The substrate is maintained at a temperature from about 600° C. to about 1,200° C., preferably from about 800° C. to about 1,100° C. for a time period from about 1 second to about 120 seconds, preferably from about 30 seconds to about 90 seconds, for example, at about 1,000° C. for about 60 seconds. Generally, the anneal chamber atmosphere contains at least one anneal gas, such as O2, N2, NH3, N2H4, NO, N2O, or combinations thereof. The anneal chamber is maintained at a pressure from about 5 Torr to about 100 Torr, for example, at about 15 Torr. The nitrogen atoms within the nitrogen-containing silicon oxide layer 230 are chemically incorporated into capping layer 240.


Once the capping layer 240 is formed, additional materials are deposited thereon, during step 110, such as a polysilicon layer 250, as shown in FIG. 2F. Polysilicon layer 250 may be deposited by CVD, atomic layer epitaxy (ALE), thermal decomposition methods, or similar deposition techniques known in the art. Polysilicon layer 250 generally contains dopants, such as boron, phosphorus, or arsenic. Capping layer 240 maintains a dopant barrier at interface 245 between dielectric layer 210 and polysilicon layer 250, thus the mobility of charge carriers in a boron-doped, polysilicon layer 250 is enhanced.


Hardware



FIG. 4 is a schematic cross-sectional view of one embodiment of a process chamber 380 including a gas delivery apparatus 430 adapted for cyclic deposition, such as atomic layer deposition or rapid chemical vapor deposition. A detailed description for a process chamber 380 is described in commonly assigned U.S. Patent Application Publication No. 20030079686 and commonly assigned U.S. Patent Application Publication No. 20030121608, which are both incorporated herein in their entirety by reference. Several alternative chambers for cyclic deposition are described in co-pending United States Provisional Patent Application Serial No. unknown, filed May 12, 2004, entitled, “Atomic Layer Deposition of Hafnium-containing High-K Materials,” assigned to Applied Materials, Inc., and is herein incorporated by reference. The terms atomic layer deposition (ALD) and rapid chemical vapor deposition as used herein refer to the sequential introduction of reactants to deposit a thin layer over a substrate structure. The sequential introduction of reactants may be repeated to deposit a plurality of thin layers to form a conformal layer to a desired thickness. The process chamber 380 may also be adapted for other deposition techniques.


The process chamber 380 comprises a chamber body 382 having sidewalls 384 and a bottom 386. A slit valve 388 in the process chamber 380 provides access for a robot (not shown) to deliver and retrieve a substrate 390, such as a semiconductor wafer with a diameter of 200 mm or 300 mm or a glass substrate, from the process chamber 380.


A substrate support 392 supports the substrate 390 on a substrate receiving surface 391 in the process chamber 380. The substrate support 392 is mounted to a lift motor 414 to raise and lower the substrate support 392 and a substrate 390 disposed thereon. A lift plate 416 connected to a lift motor 418 is mounted in the process chamber 380 and raises and lowers pins 420 movably disposed through the substrate support 392. The pins 420 raise and lower the substrate 390 over the surface of the substrate support 392. The substrate support 392 may include a vacuum chuck, an electrostatic chuck, or a clamp ring for securing the substrate 390 to the substrate support 392 during processing.


The substrate support 392 may be heated to increase the temperature of a substrate 390 disposed thereon. For example, the substrate support 392 may be heated using an embedded heating element, such as a resistive heater, or may be heated using radiant heat, such as heating lamps disposed above the substrate support 392. A purge ring 422 may be disposed on the substrate support 392 to define a purge channel 424 which provides a purge gas to a peripheral portion of the substrate 390 to prevent deposition thereon.


A gas delivery apparatus 430 is disposed at an upper portion of the chamber body 382 to provide a gas, such as a process gas and/or a purge gas, to the process chamber 380. A vacuum system 478 is in communication with a pumping channel 479 to evacuate any desired gases from the process chamber 380 and to help maintain a desired pressure or a desired pressure range inside a pumping zone 466 of the process chamber 380.


In one embodiment, the chamber depicted by FIG. 4 permits the process gas and/or purge gas to enter the process chamber 380 normal (i.e., 90°) with respect to the plane of the substrate 390 via the gas delivery apparatus 430. Therefore, the surface of substrate 390 is symmetrically exposed to gases that allow uniform film formation on substrates. The process gas includes a silicon precursor (e.g., TDMAS) during one pulse and includes an oxidizing gas (e.g., water vapor) in another pulse.


In one embodiment, the gas delivery apparatus 430 comprises a chamber lid 432. The chamber lid 432 includes an expanding channel 434 extending from a central portion of the chamber lid 432 and a bottom surface 460 extending from the expanding channel 434 to a peripheral portion of the chamber lid 432. The bottom surface 460 is sized and shaped to substantially cover a substrate 390 disposed on the substrate support 392. The chamber lid 432 may have a choke 462 at a peripheral portion of the chamber lid 432 adjacent the periphery of the substrate 390. The cap portion 472 includes a portion of the expanding channel 434 and gas inlets 436A, 436B. The expanding channel 434 has gas inlets 436A, 436B to provide gas flows from two similar valves 442A, 442B. The gas flows from the valves 442A, 442B may be provided together and/or separately.


In one configuration, valve 442A and valve 442B are coupled to separate reactant gas sources but are preferably coupled to the same purge gas source. For example, valve 442A is coupled to reactant gas source 438 and valve 442B is coupled to reactant gas source 439, and both valves 442A, 442B are coupled to purge gas source 440. Each valve 442A, 442B includes a delivery line 443A, 443B having a valve seat assembly 444A, 444B and includes a purge line 445A, 445B having a valve seat assembly 446A, 446B in fluid with valves 452A, 452B. The delivery line 443A, 443B is in communication with the reactant gas source 438, 439 and is in communication with the gas inlet 436A, 436B of the expanding channel 434. Additional reactant gas sources (e.g., WVG system output), delivery lines, gas inlets and valves may be added to the gas delivery apparatus 430 in one embodiment (not shown). The valve seat assembly 444A, 444B of the delivery line 443A, 443B controls the flow of the reactant gas from the reactant gas source 438, 439 to the expanding channel 434. The purge line 445A, 445B is in communication with the purge gas source 440 and intersects the delivery line 443A, 443B downstream of the valve seat assembly 444A, 444B of the delivery line 443A, 443B. The valve seat assembly 446A, 446B of the purge line 445A, 445B controls the flow of the purge gas from the purge gas source 440 to the delivery line 443A, 443B. If a carrier gas is used to deliver reactant gases from the reactant gas source 438, 439, preferably the same gas is used as a carrier gas and a purge gas (e.g., nitrogen used as a carrier gas and a purge gas).


Each valve seat assembly 444A, 444B, 446A, 446B may comprise a diaphragm and a valve seat. The diaphragm may be biased open or closed and may be actuated closed or open respectively. The diaphragms may be pneumatically actuated or may be electrically actuated. Examples of pneumatically actuated valves include pneumatically actuated valves available from Fujikin and Veriflow. Examples of electrically actuated valves include electrically actuated valves available from Fujikin. Programmable logic controllers 448A, 448B may be coupled to the valves 442A, 442B to control actuation of the diaphragms of the valve seat assemblies 444A, 444B, 446A, 446B of the valves 442A, 442B. Pneumatically actuated valves may provide pulses of gases in time periods as low as about 0.020 seconds. Electrically actuated valves may provide pulses of gases in time periods as low as about 0.005 seconds. An electrically actuated valve typically requires the use of a driver coupled between the valve and the programmable logic controller.


Each valve 442A, 442B may be a zero dead volume valve to enable flushing of a reactant gas from the delivery line 443A, 443B when the valve seat assembly 444A, 444B of the valve is closed. For example, the purge line 445A, 445B may be positioned adjacent the valve seat assembly 444A, 444B of the delivery line 443A, 443B. When the valve seat assembly 444A, 444B is closed, the purge line 445A, 445B may provide a purge gas to flush the delivery line 443A, 443B. In the embodiment shown, the purge line 445A, 445B is positioned slightly spaced from the valve seat assembly 444A, 444B of the delivery line 443A, 443B so that a purge gas is not directly delivered into the valve seat assembly 444A, 444B when open. A zero dead volume valve as used herein is defined as a valve which has negligible dead volume (i.e., not necessary zero dead volume.)


Each valve 442A, 442B may be adapted to provide a combined gas flow and/or separate gas flows of the reactant gas 438, 439 and the purge gas 440. In reference to valve 442A, one example of a combined gas flow of the reactant gas 438 and the purge gas 440 provided by valve 442A comprises a continuous flow of a purge gas from the purge gas source 440 through purge line 445A and pulses of a reactant gas from the reactant gas source 438 through delivery line 443A. The continuous flow of the purge gas may be provided by leaving diaphragm of the valve seat assembly 446A of the purge line 445A open. The pulses of the reactant gas from the reactant gas source 438 may be provided by opening and closing the diaphragm of the valve seat 444A of the delivery line 443A. In reference to valve 442A, one example of separate gas flows of the reactant gas 438 and the purge gas 440 provided by valve 442A comprises pulses of a purge gas from the purge gas source 440 through purge line 445A and pulses of a reactant gas from the reactant gas source 438 through delivery line 443A. The pulses of the purge gas may be provided by opening and closing the diaphragm of the valve seat assembly 446A of the purge line 445A open. The pulses of the reactant gas from the reactant gas source 438 may be provided by opening and closing the diaphragm valve seat 444A of the delivery line 443A.


The delivery lines 443A, 443B of the valves 442A, 442B may be coupled to the gas inlets 436A, 436B through gas conduits 450A, 450B. The gas conduits 450A, 450B may be integrated or may be separate from the valves 442A, 442B. In one aspect, the valves 442A, 442B are coupled in close proximity to the expanding channel 434 to reduce any unnecessary volume of the delivery line 443A, 443B and the gas conduits 450A, 450B between the valves 442A, 442B and the gas inlets 436A, 436B.


In FIG. 4, the expanding channel 434 comprises a channel which has an inner diameter which increases from an upper portion 437 to a lower portion 435 of the expanding channel 434 adjacent the bottom surface 460 of the chamber lid 432.


In one specific embodiment, the inner diameter of the expanding channel 434 for a chamber adapted to process 200 mm diameter substrates is between about 0.2 inches (0.51 cm) and about 1.0 inches (2.54 cm), preferably between about 0.3 inches (0.76 cm) and about 0.9 inches (2.29 cm) and more preferably between about 0.3 inches (0.76 cm) and about 0.5 inches (1.27 cm) at the upper portion 437 of the expanding channel 434 and between about 0.5 inches (1.27 cm) and about 3.0 inches (7.62 cm), preferably between about 0.75 inches (1.91 cm) and about 2.5 inches (6.35 cm) and more preferably between about 1.1 inches (2.79 cm) and about 2.0 inches (5.08 cm) at the lower portion 435 of the expanding channel 434.


In another specific embodiment, the inner diameter of the expanding channel 434 for a chamber adapted to process 300 mm diameter substrates is between about 0.2 inches (0.51 cm) and about 1.0 inches (2.54 cm), preferably between about 0.3 inches (0.76 cm) and about 0.9 inches (2.29 cm) and more preferably between about 0.3 inches (0.76 cm) and about 0.5 inches (1.27 cm) at the upper portion 437 of the expanding channel 434 and between about 0.5 inches (1.27 cm) and about 3.0 inches (7.62 cm), preferably between about 0.75 inches (1.91 cm) and about 2.5 inches (6.35 cm) and more preferably between about 1.2 inches (3.05 cm) and about 2.2 inches (5.59 cm) at the lower portion 435 of the expanding channel 434 for a 300 mm substrate. In general, the above dimension apply to an expanding channel adapted to provide a total gas flow of between about 500 sccm and about 3,000 sccm.


In other specific embodiments, the dimension may be altered to accommodate a certain gas flow therethrough. In general, a larger gas flow will require a larger diameter expanding channel. In one embodiment, the expanding channel 434 may be shaped as a truncated cone (including shapes resembling a truncated cone). Whether a gas is provided toward the walls of the expanding channel 434 or directly downward towards the substrate, the velocity of the gas flow decreases as the gas flow travels through the expanding channel 434 due to the expansion of the gas. The reduction of the velocity of the gas flow helps reduce the likelihood the gas flow will blow off reactants adsorbed on the surface of the substrate 390.


Not wishing to be bound by theory, it is believed that the diameter of the expanding channel 434, which is gradually increasing from the upper portion 437 to the lower portion 435 of the expanding channel, allows less of an adiabatic expansion of a gas through the expanding channel 434 which helps to control the temperature of the gas. For instance, a sudden adiabatic expansion of a gas delivered through the gas inlet 436A, 436B into the expanding channel 434 may result in a drop in the temperature of the gas which may cause condensation of the precursor vapor and formation of particles. On the other hand, a gradually expanding channel 434 according to embodiments of the present invention is believed to provide less of an adiabatic expansion of a gas. Therefore, more heat may be transferred to or from the gas, and, thus, the temperature of the gas may be more easily controlled by controlling the surrounding temperature of the gas (i.e., controlling the temperature of the chamber lid 432). The gradually expanding channel may comprise one or more tapered inner surfaces, such as a tapered straight surface, a concave surface, a convex surface, or combinations thereof or may comprise sections of one or more tapered inner surfaces (i.e., a portion tapered and a portion non-tapered).


In one embodiment, the gas inlets 436A, 436B are located adjacent the upper portion 437 of the expanding channel 434. In other embodiments, one or more gas inlets may be located along the length of the expanding channel 434 between the upper portion 437 and the lower portion 435.


In FIG. 4, a control unit 480, such as a programmed personal computer, work station computer, or the like, may be coupled to the process chamber 380 to control processing conditions. For example, the control unit 480 may be configured to control flow of various process gases and purge gases from gas sources 438, 439, 440 through the valves 442A, 442B during different stages of a substrate process sequence. Illustratively, the control unit 480 comprises a central processing unit (CPU) 482, support circuitry 484, and memory 486 containing associated control software 483.


The control unit 480 may be one of any form of general purpose computer processor that can be used in an industrial setting for controlling various chambers and sub-processors. The CPU 482 may use any suitable memory 486, such as random access memory, read only memory, floppy disk drive, compact disc drive, hard disk, or any other form of digital storage, local or remote. Various support circuits may be coupled to the CPU 482 for supporting the process chamber 380. The control unit 480 may be coupled to another controller that is located adjacent individual chamber components, such as the programmable logic controllers 448A, 448B of the valves 442A, 442B. Bi-directional communications between the control unit 480 and various other components of the process chamber 380 are handled through numerous signal cables collectively referred to as signal buses 488, some of which are illustrated in FIG. 4. In addition to control of process gases and purge gases from gas sources 438, 439, 440 and from the programmable logic controllers 448A, 448B of the valves 442A, 442B, the control unit 480 may be configured to be responsible for automated control of other activities used in wafer processing, such as wafer transport, temperature control, chamber evacuation, among other activities, some of which are described elsewhere herein.


EXAMPLES

The ALD processes are maintained in a temperature range from about 70° C. to about 1,000° C., preferably from about 100° C. to about 400° C., for example, about 250° C. Materials grown may be similar throughout a wider temperature range assuming that saturating ALD behavior is maintained. The ALD processes are conducted with a pressure in the range from about 0.1 Torr to about 100 Torr, preferably in the range from about 1 Torr to about 10 Torr. Materials grown may be similar from high vacuum to high pressures assuming saturating ALD behavior is maintained. The flow is maintained viscous to encourage reactant separation. Carrier gas (e.g., N2 or Ar) is maintained in the range from about 2 slm to about 22 slm, preferably at about 10 slm.


Example 1

A silicon-containing capping layer is formed on a high-k gate dielectric. Initially, a substrate is placed in to an ALD chamber and the substrate surface is exposed to a pretreatment of water vapor to form hydroxyl groups. A hafnium silicate layer is deposited to the substrate surface by performing an ALD process using the hafnium precursor (TDEAH), the silicon precursor (TDMAS), and in-situ water vapor produced by a water vapor generator (WVG) system, available from Fujikin of America, Inc., located in Santa Clara, Calif. The ALD cycle includes sequentially pulsing TDEAH, water vapor, TDMAS and water vapor, with each precursor separated by a nitrogen purge. The hafnium silicate layer is formed by repeating the cycle until the film has a thickness of about 100 Å.


Next, the silicon-containing capping layer is formed on the hafnium silicate layer in the same ALD chamber. Silicon oxide is grown with an ALD process by sequentially pulsing a silicon precursor (TDMAS) with in-situ water vapor formed from a WVG system. Carrier gas, such as nitrogen, is directed into the ALD process chamber with a flow rate of about 2 slm. The TDMAS is dosed into the carrier gas and pulsed into the chamber for about 1 second. A purge gas of nitrogen is pulsed into the chamber for 1.5 seconds to remove any unbound TDMAS. Hydrogen gas and oxygen gas with the flow rate of 100 sccm and 80 sccm respectively, are supplied the WVG system. The in-situ water vapor exits from the WVG system with approximately 100 sccm of water and about 30 sccm of oxygen. The in-situ water vapor is pulsed into the chamber for 1.7 seconds. The purge gas of nitrogen is pulsed into the chamber for 1.5 seconds to remove any unbound or non-reacted reagents. The ALD cycle is repeated 8 times to produce a silicon oxide layer with a thickness of about 5 Å.


The substrate is transferred to a decoupled plasma nitridation (DPN) chamber, such as the CENTURA™ DPN chamber, available from Applied Materials, Inc., located in Santa Clara, Calif. The substrate surface is exposed to a nitridation process by co-flowing N2 with an argon plasma. The nitridation process proceeds for about 30 seconds to incorporate nitrogen atoms within the silicon oxide layer. The substrate is subsequently transferred to an anneal chamber, such as the CENTURA™ RADIANCE™ RTP chamber available from Applied Materials, Inc., located in Santa Clara, Calif. and exposed to an anneal process. The substrate is maintained at about 1,000° C. for about 1 minute in an O2 atmosphere maintained at about 15 Torr. The incorporated nitrogen atoms form bonds with the silicon oxide to produce silicon oxynitride.


Example 2

A silicon-containing capping layer is formed on a high-k gate dielectric. Initially, a substrate is placed in to an ALD chamber equipped with a remote plasma generator and the substrate surface is exposed to a pretreatment of water vapor to form hydroxyl groups. A hafnium silicate layer is deposited to the substrate surface by performing an ALD process using the hafnium precursor (HfCl4), the silicon precursor (Tris-DMAS), and in-situ water vapor produced by a WVG system. The ALD cycle includes sequentially pulsing HfCl4, water vapor, Tris-DMAS and water vapor, with each precursor separated by an argon purge. The hafnium silicate layer is formed by repeating the cycle until the film has a thickness of about 50 Å, subsequently, the ALD cycle is altered. The hafnium precursor pulses and one of the water vapor pulses are stopped. Therefore, the ALD cycle, forming silicon oxide instead of hafnium silicate, includes continuing sequential pulsing of Tris-DMAS and water vapor formed by the WVG system. Carrier gas, such as argon, is directed into the ALD process chamber with a flow rate of about 2 slm. The Tris-DMAS is dosed into the carrier gas and pulsed into the chamber for about 1 second. A purge gas of argon is pulsed into the chamber for 1.5 seconds to remove any unbound Tris-DMAS. Hydrogen gas and oxygen gas with the flow rate of 100 sccm and 80 sccm respectively, are supplied the WVG system. The in-situ water vapor exits from the WVG system with approximately 100 sccm of water and about 30 sccm of oxygen. The in-situ water vapor is pulsed into the chamber for 1.7 seconds. The argon purge gas is pulsed into the chamber for 1.5 seconds to remove any unbound or non-reacted reagents. The ALD cycle is repeated 8 times to produce a silicon oxide layer with a thickness of about 5 Å.


The substrate is kept in the same ALD chamber equipped with a remote plasma generator. The substrate surface is exposed to a remote plasma nitridation process for about 30 seconds to incorporate nitrogen atoms within the silicon oxide layer. The substrate is subsequently transferred to an anneal chamber, such as the CENTURA™ RADIANCE™ RTP chamber available from Applied Materials, Inc., located in Santa Clara, Calif. and exposed to an anneal process. The substrate is maintained at about 1,000° C. for about 1 minute in an O2 atmosphere maintained at about 15 Torr. The incorporated nitrogen atoms form bonds with the silicon oxide to produce silicon oxynitride.


While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims
  • 1. A method for depositing a capping layer on a dielectric layer, comprising: depositing the dielectric layer on a substrate by a first ALD process from a first group of gases, depositing the dielectric layer composing alternately pulsing a high-k precursor and a water formed oxidizing gas to the substrate surface, wherein the dielectric layer is a high-k layer;depositing a silicon-containing layer on the dielectric layer by an second ALD process from a second group of gases, depositing the silicon-containing layer comprising alternately pulsing a silicon precursor and an oxidizing gas into a process chamber, wherein the oxidizing gas comprises water formed by flowing a hydrogen-containing gas and an oxygen-containing gas through a catalytic water vapor generator;exposing the silicon-containing layer to a nitridation process; andexposing the substrate to a anneal process.
  • 2. The method of claim 1, wherein the nitridation process comprises a nitrogen plasma.
  • 3. The method of claim 2, wherein the anneal process is at a temperature within a range from about 600° C. to about 1,200° C. for a time period within a range from about 1 second to about 120 seconds.
  • 4. The method of claim 3, wherein the silicon-containing layer is about 5 Å or less.
  • 5. The method of claim 1, wherein the dielectric layer comprises a material selected from the group consisting of hafnium oxide, hafnium silicate, hafnium silicon oxynitride, hafnium aluminum oxynitride, aluminum oxide, laminate of hafnium oxide and aluminum oxide, lanthanum aluminum oxide, lanthanum oxide, derivatives thereof, and combinations thereof.
  • 6. The method of claim 5, wherein the depositing the dielectric layer, the depositing the silicon-containing layer, and the nitridation process occur in the same process chamber.
  • 7. The method of claim 5, wherein the catalytic water vapor generator comprises a catalyst-lined reactor or a catalyst cartridge.
  • 8. The method of claim 7, wherein the oxygen-containing gas comprises at least one gas selected from the group consisting of O2, N2O, NO2, N2O5 and combinations thereof.
  • 9. The method of claim 8, wherein the silicon precursor is selected from the group consisting of (Me2N)4Si, (Me2N)3SiH, (Et2N)4Si, (Et2N)3SiH, (MeEtN)4Si, (MeEtN)3SiH, SiH4, SiCl4, H2SiCl2, Si2H6, Si2Cl6, derivatives thereof, and combinations thereof.
  • 10. A method for depositing a capping layer on a dielectric layer in a process chamber, comprising: depositing the dielectric layer on a substrate by a first ALD process, wherein the dielectric layer is a high-k layer formed by alternately pulsing a high-k precursor and a water formed oxidizing gas to the substrate surface through a catalytic water vapor generator;exposing the dielectric layer to a second ALD process from a second group of gases, comprising alternately pulsing a silicon precursor and an oxidizing gas into the process chamber, wherein the oxidizing gas comprises water formed by flowing a hydrogen-containing gas and an oxygen-containing gas through the catalytic water vapor generator, the second ALD process depositing a silicon-containing layer on the dielectric layer; andexposing the silicon-containing layer to a nitridation process.
  • 11. The method of claim 10, wherein the catalytic water vapor generator comprises a catalyst-lined reactor or a catalyst cartridge.
  • 12. The method of claim 11, wherein the oxygen-containing gas comprises at least one gas selected from the group consisting of O2, N2O, NO2, N2O5 and combinations thereof.
  • 13. The method of claim 12, wherein the silicon precursor is selected from the group consisting of (Me2N)4Si, (Me2N)3SiH, (Et2N)4Si, (Et2N)3SiH, (MeEtN)4Si, (MeEtN)3SiH, SiH4, SiCl4, H2SiCl2, Si2H6, Si2Cl6, derivatives thereof and combinations thereof.
  • 14. The method of claim 10, wherein the nitridation process comprises a nitrogen plasma.
  • 15. The method of claim 14, wherein the substrate is annealed for a time period within a range from about 1 second to about 120 seconds and at a temperature from about 600° C. to about 1,200° C.
  • 16. The method of claim 14, wherein a polysilicon layer is deposited to the capping layer.
  • 17. The method of claim 15, wherein the silicon-containing layer is about 5 Å or less.
  • 18. The method of claim 17, wherein the dielectric layer is selected from the group consisting of hafnium oxide, hafnium silicate, hafnium silicon oxynitride, hafnium aluminum oxynitride, aluminum oxide, laminate of hafnium oxide and aluminum oxide, lanthanum aluminum oxide, lanthanum oxide, derivatives thereof, and combinations thereof.
  • 19. The method of claim 10, wherein the depositing the dielectric layer, the depositing the silicon-containing layer and the nitridation process occur in the processing chamber.
  • 20. A method for depositing a silicon-containing capping layer on a dielectric layer in a process chamber by an ALD process, comprising: providing a substrate having a dielectric layer disposed thereon into an ALD process chamber, wherein the dielectric layer is a hafnium oxide containing layer formed from a first ALD process from a first group of gases by alternation pulsing a hafnium containing precursor and water formed oxidizing gas; andperforming a second ALD process comprising: flowing a second group of gases comprising a silicon precursor into the ALD process chamber;purging the process chamber with a purge gas;flowing an oxidizing gas into the process chamber to form a silicon-containing capping layer, the oxidizing gas comprising hydrogen enriched water formed by flowing a hydrogen-containing gas and a oxygen-containing gas through a catalytic water vapor generator; andpurging the process chamber with the purge gas.
  • 21. The method of claim 20, wherein the oxygen-containing gas comprises at least one gas selected from the group consisting of O2, N2O, NO2, N2O5 and combinations thereof.
  • 22. The method of claim 21, wherein the silicon-containing capping layer is exposed to a plasma nitridation process.
  • 23. The method of claim 22, wherein the silicon-containing capping layer is annealed at a temperature from about 600° C. to about 1,200° C. for a time period within a range form about 1 second to about 120 seconds.
  • 24. The method of claim 21, wherein the silicon precursor is selected from the group consisting of (Me2N)4Si, (Me2N)3SiH, (Et2N)4Si, (Et2N)3SiH, (MeEtN)4Si, (MeEtN)3SiH, SiH4, SiCl4, H2SiCl2, Si2H6, Si2Cl6, derivatives thereof and combinations thereof.
  • 25. The method of claim 24, wherein a polysilicon layer is deposited to the silicon-containing capping layer.
  • 26. The method of claim 24, wherein the silicon-containing capping layer is about 5 Å or less.
  • 27. The method of claim 26, wherein the dielectric layer comprises a material selected from the group consisting of hafnium oxide, hafnium silicate, hafnium silicon oxynitride, hafnium aluminum oxynitride, aluminum oxide, laminate of hafnium oxide and aluminum oxide, lanthanum aluminum oxide, lanthanum oxide, derivatives thereof, and combinations thereof.
  • 28. A method for depositing a silicon-containing layer on a substrate surface in a process chamber, comprising: exposing the substrate having a hafnium containing dielectric layer formed from a first ALD process from a first gas mixture by alternately pulsing a hafnium containing precursor and water formed oxidizing gas to a second gas mixture comprising a silicon precursor and an oxidizing gas during a second ALD process to form a silicon oxide layer on the hafnium containing dielectric layer, wherein the oxygen-containing gas through a water vapor generator; andexposing the silicon oxide layer to a nitridation process.
  • 29. The method of claim 28, wherein the oxygen-containing gas comprises at least one gas selected from the group consisting of O2, N2O, NO2, N2O5 and combinations thereof.
  • 30. The method of claim 29, wherein the nitridation process comprises a nitrogen plasma.
  • 31. The method of claim 30, wherein the silicon-containing layer is annealed at a temperature from about 600° C. to about 1,200° C. for a time period from about 1 second to about 120 seconds.
  • 32. The method of claim 30, wherein the silicon precursor is selected from the group consisting of (Me2N)4Si; (Me2N)3SiH, (Et2N)4Si, (Et2N)3SiH, (MeEtN)4Si, (MeEtN)3SiH, SiH4, SiCl4, H2SiCl2, Si2H6, Si2Cl6, derivatives thereof and combinations thereof.
  • 33. The method of claim 32, wherein a polysilicon layer is deposited on the silicon layer.
  • 34. The method of claim 32, wherein the silicon oxide layer has a thickness of about 5 Å or less.
  • 35. The method of claim 34, wherein the dielectric layer comprises a material selected from the group consisting of hafnium oxide, hafnium silicate, hafnium silicon oxynitride, hafnium aluminum oxynitride, laminate of hafnium oxide and aluminum oxide, lanthanum aluminum oxide, lanthanum oxide, aluminum oxide, derivatives thereof, and combinations.
  • 36. The method of claim 1, wherein the catalytic water vapor generator comprises a catalyst material selected from the group consisting of palladium, platinum, nickel alloys thereof, and combinations thereof.
  • 37. The method of claim 36, wherein the oxidizing gas comprises an oxygen enriched water vapor.
  • 38. The method of claim 36, wherein the oxidizing gas comprises a hydrogen enriched water vapor.
  • 39. The method of claim 10, wherein the catalytic water vapor generator comprises a catalyst material selected from the group consisting of palladium, platinum, nickel, alloys thereof, and combinations thereof.
  • 40. The method of claim 39, wherein the oxidizing gas comprises an oxygen enriched water vapor.
  • 41. The method of claim 39, wherein the oxidizing gas comprises a hydrogen enriched water vapor.
  • 42. The method of claim 20, wherein the catalytic water vapor generator comprises a catalyst material selected from the group consisting of palladium, platinum, nickel alloys thereof, and combinations thereof.
  • 43. The method of claim 28, wherein the catalytic water vapor generator comprises a catalyst material selected from the group consisting of palladium, platinum, nickel alloys thereof, and combinations thereof.
  • 44. The method of claim 43, wherein the oxidizing gas comprises an oxygen enriched water vapor.
  • 45. The method of claim 43, wherein the oxidizing gas comprises a hydrogen enriched water vapor.
US Referenced Citations (590)
Number Name Date Kind
3427514 Olmstead et al. Feb 1969 A
3594295 Meckel et al. Jul 1971 A
4043848 Bazin et al. Aug 1977 A
4058430 Suntola et al. Nov 1977 A
4096509 Blaha et al. Jun 1978 A
4262631 Kubacki Apr 1981 A
4310380 Flamm et al. Jan 1982 A
4335391 Morris Jun 1982 A
4389973 Suntola et al. Jun 1983 A
4412119 Komatsu et al. Oct 1983 A
4413022 Suntola et al. Nov 1983 A
4415275 Dietrich Nov 1983 A
4439463 Miller Mar 1984 A
4459739 Shepherd et al. Jul 1984 A
4495219 Kato et al. Jan 1985 A
4534826 Goth et al. Aug 1985 A
4545112 Holmberg et al. Oct 1985 A
4563367 Sherman Jan 1986 A
4585516 Corn et al. Apr 1986 A
4605947 Price et al. Aug 1986 A
4608063 Kurokawa et al. Aug 1986 A
4651185 Holmberg et al. Mar 1987 A
4693208 Sakai Sep 1987 A
4700458 Suzuki et al. Oct 1987 A
4725560 Abernathey et al. Feb 1988 A
4743953 Toyokura et al. May 1988 A
4745082 Kwok May 1988 A
4761269 Conger et al. Aug 1988 A
4834831 Nishizawa et al. May 1989 A
4851370 Doklan et al. Jul 1989 A
4913929 Moslehi et al. Apr 1990 A
4948458 Ogle Aug 1990 A
4975252 Nishizawa et al. Dec 1990 A
4980307 Ito et al. Dec 1990 A
4993357 Scholz Feb 1991 A
5000113 Wang et al. Mar 1991 A
5027746 Frijlink et al. Jul 1991 A
5063431 Ohshima et al. Nov 1991 A
5173327 Sandhu et al. Dec 1992 A
5173442 Carey Dec 1992 A
5178681 Moore et al. Jan 1993 A
5225366 Yoder Jul 1993 A
5228950 Webb et al. Jul 1993 A
5261959 Gasworth Nov 1993 A
5281274 Yoder Jan 1994 A
5290609 Horiike et al. Mar 1994 A
5292673 Shinriki et al. Mar 1994 A
5294286 Nishizawa et al. Mar 1994 A
5302236 Tahara et al. Apr 1994 A
5314724 Tsukune et al. May 1994 A
5335138 Sandhu et al. Aug 1994 A
5338362 Imahashi Aug 1994 A
5374570 Nasu et al. Dec 1994 A
5391510 Hsu et al. Feb 1995 A
5441703 Jurgensen Aug 1995 A
5443647 Aucoin et al. Aug 1995 A
5464783 Kim et al. Nov 1995 A
5480818 Matsumoto et al. Jan 1996 A
5483919 Yokoyama et al. Jan 1996 A
5503875 Imai et al. Apr 1996 A
5521126 Okamura et al. May 1996 A
5582866 White Dec 1996 A
5619051 Endo et al. Apr 1997 A
5674786 Turner et al. Oct 1997 A
5711811 Suntola et al. Jan 1998 A
5726087 Tseng et al. Mar 1998 A
5730802 Ishizumi et al. Mar 1998 A
5763922 Chau Jun 1998 A
5796116 Nakata et al. Aug 1998 A
5807792 Ilg et al. Sep 1998 A
5834343 Ogasawara et al. Nov 1998 A
5835677 Li et al. Nov 1998 A
5840626 Ohguro et al. Nov 1998 A
5851602 Law et al. Dec 1998 A
5855680 Soininen et al. Jan 1999 A
5861197 Law et al. Jan 1999 A
5865896 Nowak et al. Feb 1999 A
5874766 Hori et al. Feb 1999 A
5879459 Gadgli et al. Mar 1999 A
5880508 Wu et al. Mar 1999 A
5891798 Doyle et al. Apr 1999 A
5916365 Sherman Jun 1999 A
5928732 Law et al. Jul 1999 A
5935373 Koshimizu et al. Aug 1999 A
5937303 Gardner et al. Aug 1999 A
5960270 Misra et al. Sep 1999 A
5972430 DiMeo, Jr. et al. Oct 1999 A
5976993 Ravi et al. Nov 1999 A
6008095 Gardner et al. Dec 1999 A
6013553 Wallace et al. Jan 2000 A
6015590 Suntola et al. Jan 2000 A
6020024 Maiti et al. Feb 2000 A
6020243 Wallace et al. Feb 2000 A
6023613 Kanehara et al. Feb 2000 A
6025627 Forbes et al. Feb 2000 A
6027961 Maiti et al. Feb 2000 A
6033963 Huang et al. Mar 2000 A
6041734 Raoux et al. Mar 2000 A
6042652 Hyun et al. Mar 2000 A
6043157 Gardner et al. Mar 2000 A
6049114 Maiti et al. Apr 2000 A
6054013 Collins et al. Apr 2000 A
6060755 Ma et al. May 2000 A
6063704 Demirlioglu May 2000 A
6066533 Yu May 2000 A
6071572 Mosely et al. Jun 2000 A
6077403 Kobayashi et al. Jun 2000 A
6083836 Rodder Jul 2000 A
6087231 Xiang et al. Jul 2000 A
6090653 Wu et al. Jul 2000 A
6093590 Lou et al. Jul 2000 A
6110287 Arai et al. Aug 2000 A
6117279 Smolanoff et al. Sep 2000 A
6124158 Dautartas et al. Sep 2000 A
6130123 Liang et al. Oct 2000 A
6136654 Kraft et al. Oct 2000 A
6139700 Kang et al. Oct 2000 A
6140024 Misium et al. Oct 2000 A
6140688 Gardner et al. Oct 2000 A
6144060 Park et al. Nov 2000 A
6162709 Raoux et al. Dec 2000 A
6171900 Sun Jan 2001 B1
6171910 Hobbs et al. Jan 2001 B1
6174377 Doering et al. Jan 2001 B1
6174809 Kang et al. Jan 2001 B1
6183563 Choi et al. Feb 2001 B1
6184072 Kaushik et al. Feb 2001 B1
6184114 Lukanc Feb 2001 B1
6190513 Forster et al. Feb 2001 B1
6197683 Kang et al. Mar 2001 B1
6200893 Sneh Mar 2001 B1
6203613 Gates et al. Mar 2001 B1
6207304 Law et al. Mar 2001 B1
6207487 Kim et al. Mar 2001 B1
6228229 Raaijmakers et al. May 2001 B1
6231672 Choi et al. May 2001 B1
6235650 Yao et al. May 2001 B1
6238734 Senzaki et al. May 2001 B1
6244211 Nishikawa et al. Jun 2001 B1
6254738 Stimson et al. Jul 2001 B1
6254746 Subramani et al. Jul 2001 B1
6255231 Chen et al. Jul 2001 B1
6255698 Gardner et al. Jul 2001 B1
6258675 Gardner et al. Jul 2001 B1
6264812 Raaijmakers et al. Jul 2001 B1
6270572 Kim et al. Aug 2001 B1
6277253 Narasimhan et al. Aug 2001 B1
6284646 Leem Sep 2001 B1
6287635 Cook et al. Sep 2001 B1
6287965 Kang et al. Sep 2001 B1
6291282 Wilk et al. Sep 2001 B1
6291283 Wilk Sep 2001 B1
6291867 Wallace et al. Sep 2001 B1
6297107 Paton et al. Oct 2001 B1
6297172 Kashiwagi Oct 2001 B1
6297539 Ma et al. Oct 2001 B1
6297595 Stimson et al. Oct 2001 B1
6299294 Regan Oct 2001 B1
6302965 Umotoy et al. Oct 2001 B1
6303481 Park et al. Oct 2001 B2
6305314 Sneh et al. Oct 2001 B1
6306216 Kim et al. Oct 2001 B1
6320238 Kizilyalli et al. Nov 2001 B1
6342277 Sherman Jan 2002 B1
6344419 Forster et al. Feb 2002 B1
6345588 Stimson Feb 2002 B1
6346465 Miura et al. Feb 2002 B1
6348126 Hanawa et al. Feb 2002 B1
6348386 Gilmer Feb 2002 B1
6352594 Cook et al. Mar 2002 B2
6354593 Frommer et al. Mar 2002 B1
6355108 Won et al. Mar 2002 B1
6358810 Dornfest et al. Mar 2002 B1
6361667 Kobayashi et al. Mar 2002 B1
6365450 Kim Apr 2002 B1
6365518 Lee et al. Apr 2002 B1
6372598 Kang et al. Apr 2002 B2
6373111 Zheng et al. Apr 2002 B1
6376807 Hong et al. Apr 2002 B1
6391785 Satta et al. May 2002 B1
6391803 Kim et al. May 2002 B1
6395650 Callegari et al. May 2002 B1
6399208 Baum et al. Jun 2002 B1
6399491 Jeon et al. Jun 2002 B2
6399520 Kawakami et al. Jun 2002 B1
6413382 Wang et al. Jul 2002 B1
6416577 Suntoloa et al. Jul 2002 B1
6420279 Ono et al. Jul 2002 B1
6436801 Wilk et al. Aug 2002 B1
6444099 Sasaki et al. Sep 2002 B1
6444592 Ballantine et al. Sep 2002 B1
6447607 Soininen et al. Sep 2002 B2
6447636 Qian et al. Sep 2002 B1
6448166 Cho et al. Sep 2002 B2
6451119 Sneh et al. Sep 2002 B2
6451695 Sneh Sep 2002 B2
6452229 Krivokapic Sep 2002 B1
6461483 Gopalraja et al. Oct 2002 B1
6462367 Marsh et al. Oct 2002 B2
6468924 Lee et al. Oct 2002 B2
6472337 Zhuang et al. Oct 2002 B1
6475276 Elers et al. Nov 2002 B1
6475854 Narwankar et al. Nov 2002 B2
6475908 Lin et al. Nov 2002 B1
6475910 Sneh Nov 2002 B1
6477980 White et al. Nov 2002 B1
6478872 Chae et al. Nov 2002 B1
6481945 Hasper et al. Nov 2002 B1
6482262 Elers et al. Nov 2002 B1
6482752 Yamazaki et al. Nov 2002 B1
6486080 Chooi et al. Nov 2002 B2
6492283 Raaijmakers et al. Dec 2002 B2
6497796 Ashtiani et al. Dec 2002 B1
6500742 Chern et al. Dec 2002 B1
6504214 Yu et al. Jan 2003 B1
6506287 Ding Jan 2003 B1
6506676 Park et al. Jan 2003 B2
6511539 Raaijmakers Jan 2003 B1
6511875 Park et al. Jan 2003 B2
6514828 Ahn et al. Feb 2003 B2
6528856 Bai et al. Mar 2003 B1
6528858 Yu et al. Mar 2003 B1
6534395 Werkhoven et al. Mar 2003 B2
6541079 Bojarczuk, Jr. et al. Apr 2003 B1
6544906 Rotondaro et al. Apr 2003 B2
6548366 Niimi et al. Apr 2003 B2
6548368 Narwankar et al. Apr 2003 B1
6551406 Kilpi Apr 2003 B2
6551446 Hanawa et al. Apr 2003 B1
6554979 Stimson Apr 2003 B2
6572705 Suntola et al. Jun 2003 B1
6578287 Aswad Jun 2003 B2
6579372 Park Jun 2003 B2
6593484 Yasuhara et al. Jul 2003 B2
6599572 Saanila et al. Jul 2003 B2
6607973 Jeon Aug 2003 B1
6610374 Tsai et al. Aug 2003 B2
6610615 McFadden et al. Aug 2003 B1
6617209 Chau et al. Sep 2003 B1
6617266 Nickles et al. Sep 2003 B2
6620670 Song et al. Sep 2003 B2
6620723 Byun et al. Sep 2003 B1
6630030 Suntola et al. Oct 2003 B1
6630201 Chiang et al. Oct 2003 B2
6630413 Todd Oct 2003 B2
6632279 Ritala et al. Oct 2003 B1
6632747 Niimi et al. Oct 2003 B2
6638877 Rotondaro Oct 2003 B2
6641703 Nomura et al. Nov 2003 B2
6649538 Cheng et al. Nov 2003 B1
6652924 Sherman Nov 2003 B2
6653698 Lee et al. Nov 2003 B2
6660126 Nguyen et al. Dec 2003 B2
6660134 Gopalraja et al. Dec 2003 B1
6660659 Kraus et al. Dec 2003 B1
6660660 Haukka et al. Dec 2003 B2
6661058 Ahn et al. Dec 2003 B2
6664160 Park et al. Dec 2003 B2
6673724 Forster et al. Jan 2004 B2
6674138 Halliyal et al. Jan 2004 B1
6675816 Ichijo et al. Jan 2004 B2
6677254 Narwankar et al. Jan 2004 B2
6682973 Paton et al. Jan 2004 B1
6689646 Joshi et al. Feb 2004 B1
6716287 Santiago et al. Apr 2004 B1
6718126 Lei Apr 2004 B2
6719883 Stimson Apr 2004 B2
6734020 Lu et al. May 2004 B2
6743473 Parkhe et al. Jun 2004 B1
6759286 Kumar et al. Jul 2004 B2
6765178 Shang et al. Jul 2004 B2
6767824 Nallan et al. Jul 2004 B2
6772072 Ganguli et al. Aug 2004 B2
6773507 Jallepally et al. Aug 2004 B2
6777346 Iyer Aug 2004 B2
6777352 Tepman et al. Aug 2004 B2
6778762 Shareef et al. Aug 2004 B1
6780720 Burnham et al. Aug 2004 B2
6784033 Yamazaki et al. Aug 2004 B1
6790755 Jeon Sep 2004 B2
6803272 Halliyal et al. Oct 2004 B1
6806095 Nallan et al. Oct 2004 B2
6806653 Strang et al. Oct 2004 B2
6815285 Choi et al. Nov 2004 B2
6818094 Yudovsky Nov 2004 B2
6821563 Yudovsky Nov 2004 B2
6821873 Visokay et al. Nov 2004 B2
6824658 Gopalraja et al. Nov 2004 B2
6831021 Chua et al. Dec 2004 B2
6841439 Anthony et al. Jan 2005 B1
6846516 Yang et al. Jan 2005 B2
6855643 Nallan et al. Feb 2005 B2
6858547 Metzner et al. Feb 2005 B2
6864145 Hareland et al. Mar 2005 B2
6866746 Lei et al. Mar 2005 B2
6868859 Yudovsky Mar 2005 B2
6881437 Ivanov et al. Apr 2005 B2
6902624 Seidel et al. Jun 2005 B2
6902681 Nallan et al. Jun 2005 B2
6911399 Liu et al. Jun 2005 B2
6919251 Rotondaro et al. Jul 2005 B2
6921062 Gregg et al. Jul 2005 B2
6924191 Liu et al. Aug 2005 B2
6946408 Le et al. Sep 2005 B2
6960537 Shero et al. Nov 2005 B2
6982230 Cabral, Jr. et al. Jan 2006 B2
6998357 Bai et al. Feb 2006 B2
7023064 Park et al. Apr 2006 B2
7064066 Metz et al. Jun 2006 B1
7067439 Metzner et al. Jun 2006 B2
7084024 Gluschenkov et al. Aug 2006 B2
7094613 Mui et al. Aug 2006 B2
7094704 Jin et al. Aug 2006 B2
7105889 Bojarczuk, Jr. et al. Sep 2006 B2
7122454 Olsen Oct 2006 B2
7175713 Thakur et al. Feb 2007 B2
7179754 Kraus et al. Feb 2007 B2
7208361 Shah et al. Apr 2007 B2
7217611 Kavalieros et al. May 2007 B2
7217665 Nallan et al. May 2007 B2
7220635 Brask et al. May 2007 B2
7235501 Ahn et al. Jun 2007 B2
7242055 Bojarczuk, Jr. et al. Jul 2007 B2
7279413 Park et al. Oct 2007 B2
7294581 Iyer et al. Nov 2007 B2
7304004 Metzner et al. Dec 2007 B2
20010000866 Sneh et al. May 2001 A1
20010002280 Sneh May 2001 A1
20010009140 Bondestam et al. Jul 2001 A1
20010009695 Saanila et al. Jul 2001 A1
20010011526 Doering et al. Aug 2001 A1
20010013312 Soininen et al. Aug 2001 A1
20010014371 Kilpi Aug 2001 A1
20010021589 Wilk Sep 2001 A1
20010024387 Raaijmakers et al. Sep 2001 A1
20010024871 Yagi Sep 2001 A1
20010028924 Sherman Oct 2001 A1
20010029092 Park et al. Oct 2001 A1
20010029891 Oh et al. Oct 2001 A1
20010034123 Jeon et al. Oct 2001 A1
20010041250 Werkhoven et al. Nov 2001 A1
20010042523 Kesala Nov 2001 A1
20010042799 Kim et al. Nov 2001 A1
20010049186 Ibok Dec 2001 A1
20010054377 Lindfors et al. Dec 2001 A1
20010055889 Iyer Dec 2001 A1
20020000196 Park Jan 2002 A1
20020000598 Kang et al. Jan 2002 A1
20020005556 Cartier et al. Jan 2002 A1
20020007790 Park Jan 2002 A1
20020008297 Park et al. Jan 2002 A1
20020009544 McFeely et al. Jan 2002 A1
20020009896 Sandhu et al. Jan 2002 A1
20020014647 Seidl et al. Feb 2002 A1
20020015790 Baum et al. Feb 2002 A1
20020016084 Todd Feb 2002 A1
20020017242 Hamaguchi et al. Feb 2002 A1
20020023900 Mahawili Feb 2002 A1
20020029092 Gass Mar 2002 A1
20020031618 Sherman Mar 2002 A1
20020041931 Suntola et al. Apr 2002 A1
20020043666 Parsons et al. Apr 2002 A1
20020047151 Kim et al. Apr 2002 A1
20020052097 Park May 2002 A1
20020064970 Chooi et al. May 2002 A1
20020066411 Chiang et al. Jun 2002 A1
20020066537 Ogino et al. Jun 2002 A1
20020073924 Chiang et al. Jun 2002 A1
20020074588 Lee Jun 2002 A1
20020076481 Chiang et al. Jun 2002 A1
20020076507 Chiang et al. Jun 2002 A1
20020076508 Chiang et al. Jun 2002 A1
20020076837 Hujanen et al. Jun 2002 A1
20020081826 Rotondaro et al. Jun 2002 A1
20020081844 Jeon et al. Jun 2002 A1
20020086106 Park et al. Jul 2002 A1
20020086111 Byun et al. Jul 2002 A1
20020092471 Kang et al. Jul 2002 A1
20020093046 Moriya et al. Jul 2002 A1
20020093781 Bachhofer et al. Jul 2002 A1
20020094689 Park Jul 2002 A1
20020098627 Pomarede et al. Jul 2002 A1
20020104481 Chiang et al. Aug 2002 A1
20020106536 Lee et al. Aug 2002 A1
20020108570 Lindfors et al. Aug 2002 A1
20020110991 Li Aug 2002 A1
20020115886 Yasuhara et al. Aug 2002 A1
20020117399 Chen et al. Aug 2002 A1
20020121241 Nguyen et al. Sep 2002 A1
20020121342 Lu et al. Sep 2002 A1
20020127745 Lu et al. Sep 2002 A1
20020134307 Choi Sep 2002 A1
20020142624 Levy et al. Oct 2002 A1
20020144655 Chiang et al. Oct 2002 A1
20020144657 Chiang et al. Oct 2002 A1
20020146511 Chiang et al. Oct 2002 A1
20020146895 Ramdani et al. Oct 2002 A1
20020151152 Shimamoto et al. Oct 2002 A1
20020153579 Yamamoto Oct 2002 A1
20020155722 Satta et al. Oct 2002 A1
20020162506 Sneh et al. Nov 2002 A1
20020172768 Endo et al. Nov 2002 A1
20020175393 Baum et al. Nov 2002 A1
20020177282 Song Nov 2002 A1
20020177293 Wilk et al. Nov 2002 A1
20020180028 Borovik et al. Dec 2002 A1
20020182320 Leskela et al. Dec 2002 A1
20020187256 Elers et al. Dec 2002 A1
20020195643 Harada Dec 2002 A1
20020197881 Ramdani et al. Dec 2002 A1
20020197883 Niimi et al. Dec 2002 A1
20030004723 Chihara Jan 2003 A1
20030010451 Tzu et al. Jan 2003 A1
20030013320 Kim et al. Jan 2003 A1
20030015764 Raaijamkers et al. Jan 2003 A1
20030017697 Choi et al. Jan 2003 A1
20030022338 Ruben et al. Jan 2003 A1
20030027392 Gousev et al. Feb 2003 A1
20030031807 Elers et al. Feb 2003 A1
20030032281 Werkhoven et al. Feb 2003 A1
20030042630 Babcoke et al. Mar 2003 A1
20030049931 Byun et al. Mar 2003 A1
20030049942 Haukka et al. Mar 2003 A1
20030053799 Lei Mar 2003 A1
20030057527 Chung et al. Mar 2003 A1
20030060057 Raaijmakers et al. Mar 2003 A1
20030068437 Nakamura et al. Apr 2003 A1
20030072884 Zhang et al. Apr 2003 A1
20030072913 Chou et al. Apr 2003 A1
20030072975 Shero et al. Apr 2003 A1
20030075273 Kilpela et al. Apr 2003 A1
20030075925 Lindfors et al. Apr 2003 A1
20030079686 Chen et al. May 2003 A1
20030082296 Elers et al. May 2003 A1
20030082301 Chen et al. May 2003 A1
20030089308 Raaijmakers May 2003 A1
20030089942 Bhattacharyya May 2003 A1
20030096473 Shih et al. May 2003 A1
20030101927 Raaijmakers Jun 2003 A1
20030101938 Ronsse et al. Jun 2003 A1
20030104710 Visokay et al. Jun 2003 A1
20030106490 Jallepally et al. Jun 2003 A1
20030108674 Chung et al. Jun 2003 A1
20030109114 Niwa Jun 2003 A1
20030113187 Lei et al. Jun 2003 A1
20030116804 Visokay et al. Jun 2003 A1
20030121469 Lindfors et al. Jul 2003 A1
20030121608 Chen et al. Jul 2003 A1
20030121886 Strang et al. Jul 2003 A1
20030124262 Chen et al. Jul 2003 A1
20030129826 Werkhoven et al. Jul 2003 A1
20030133861 Bowen et al. Jul 2003 A1
20030140854 Kilpi Jul 2003 A1
20030143328 Chen et al. Jul 2003 A1
20030143747 Bondestam et al. Jul 2003 A1
20030143841 Yang et al. Jul 2003 A1
20030160277 Bhattacharyya Aug 2003 A1
20030168750 Basceri et al. Sep 2003 A1
20030172872 Thakur et al. Sep 2003 A1
20030173586 Moriwaki et al. Sep 2003 A1
20030181012 Wang et al. Sep 2003 A1
20030185980 Endo Oct 2003 A1
20030186495 Saanila et al. Oct 2003 A1
20030186561 Law et al. Oct 2003 A1
20030188682 Tois et al. Oct 2003 A1
20030189232 Law et al. Oct 2003 A1
20030190423 Yang et al. Oct 2003 A1
20030190497 Yang et al. Oct 2003 A1
20030194493 Chang et al. Oct 2003 A1
20030194853 Jeon Oct 2003 A1
20030198754 Xi et al. Oct 2003 A1
20030205729 Basceri et al. Nov 2003 A1
20030205772 Schaeffer et al. Nov 2003 A1
20030213560 Wang et al. Nov 2003 A1
20030213987 Basceri et al. Nov 2003 A1
20030215570 Seutter et al. Nov 2003 A1
20030216981 Tillman Nov 2003 A1
20030219942 Choi et al. Nov 2003 A1
20030221780 Lei et al. Dec 2003 A1
20030224107 Lindfors et al. Dec 2003 A1
20030227033 Ahn et al. Dec 2003 A1
20030230549 Buchanan et al. Dec 2003 A1
20030232491 Yamaguchi Dec 2003 A1
20030232501 Kher et al. Dec 2003 A1
20030232506 Metzner et al. Dec 2003 A1
20030232511 Metzner et al. Dec 2003 A1
20030232554 Blum et al. Dec 2003 A1
20030234417 Raaijmakers et al. Dec 2003 A1
20030235961 Metzner et al. Dec 2003 A1
20040005749 Choi et al. Jan 2004 A1
20040007747 Visokay et al. Jan 2004 A1
20040009307 Koh et al. Jan 2004 A1
20040009675 Eissa et al. Jan 2004 A1
20040011404 Ku et al. Jan 2004 A1
20040011504 Ku et al. Jan 2004 A1
20040013577 Ganguli et al. Jan 2004 A1
20040014320 Chen et al. Jan 2004 A1
20040015300 Ganguli et al. Jan 2004 A1
20040016404 Gregg et al. Jan 2004 A1
20040016973 Rotondaro et al. Jan 2004 A1
20040018723 Byun et al. Jan 2004 A1
20040018747 Lee et al. Jan 2004 A1
20040023461 Ahn et al. Feb 2004 A1
20040023462 Rotondaro et al. Feb 2004 A1
20040025370 Guenther et al. Feb 2004 A1
20040028952 Cartier et al. Feb 2004 A1
20040029321 Ang et al. Feb 2004 A1
20040033698 Lee et al. Feb 2004 A1
20040036111 Nishikawa et al. Feb 2004 A1
20040038486 Chua et al. Feb 2004 A1
20040038487 Olsen Feb 2004 A1
20040038554 Ahn et al. Feb 2004 A1
20040040501 Vaartstra Mar 2004 A1
20040043149 Gordon et al. Mar 2004 A1
20040043569 Ahn et al. Mar 2004 A1
20040043630 Vaartstra et al. Mar 2004 A1
20040046197 Basceri et al. Mar 2004 A1
20040048491 Jung et al. Mar 2004 A1
20040051152 Nakajima Mar 2004 A1
20040053472 Kiryu et al. Mar 2004 A1
20040053484 Kumar et al. Mar 2004 A1
20040065255 Yang et al. Apr 2004 A1
20040069227 Ku et al. Apr 2004 A1
20040071897 Verplancken et al. Apr 2004 A1
20040077182 Lim et al. Apr 2004 A1
20040094808 Joshi et al. May 2004 A1
20040135180 Makita Jul 2004 A1
20040142577 Sugawara et al. Jul 2004 A1
20040144308 Yudovsky Jul 2004 A1
20040144311 Chen et al. Jul 2004 A1
20040157391 Park et al. Aug 2004 A1
20040175961 Olsen Sep 2004 A1
20040198069 Metzner et al. Oct 2004 A1
20040203254 Conley, Jr. et al. Oct 2004 A1
20040209468 Kumar et al. Oct 2004 A1
20040216670 Gutsche et al. Nov 2004 A1
20040219784 Kang et al. Nov 2004 A1
20040224506 Choi et al. Nov 2004 A1
20040235285 Kang et al. Nov 2004 A1
20040242021 Kraus et al. Dec 2004 A1
20040256664 Chou et al. Dec 2004 A1
20050006799 Gregg et al. Jan 2005 A1
20050009358 Choi et al. Jan 2005 A1
20050059240 Choi et al. Mar 2005 A1
20050064207 Senzaki et al. Mar 2005 A1
20050070126 Senzaki Mar 2005 A1
20050095859 Chen et al. May 2005 A1
20050104142 Narayanan et al. May 2005 A1
20050124109 Quevedo-Lopez et al. Jun 2005 A1
20050130438 Rotondaro et al. Jun 2005 A1
20050130442 Visokay et al. Jun 2005 A1
20050130448 Olsen et al. Jun 2005 A1
20050153571 Senzaki Jul 2005 A1
20050186765 Ma et al. Aug 2005 A1
20050230047 Collins et al. Oct 2005 A1
20050233156 Senzaki et al. Oct 2005 A1
20050255243 Senzaki Nov 2005 A1
20050260347 Narwankar et al. Nov 2005 A1
20050260357 Olsen et al. Nov 2005 A1
20050271812 Myo et al. Dec 2005 A1
20050271813 Kher et al. Dec 2005 A1
20060019033 Muthukrishnan et al. Jan 2006 A1
20060032833 Kawaguchi et al. Feb 2006 A1
20060042755 Holmberg et al. Mar 2006 A1
20060060565 Nallan et al. Mar 2006 A9
20060062917 Muthukrishnan et al. Mar 2006 A1
20060153995 Narwankar et al. Jul 2006 A1
20060178018 Olsen Aug 2006 A1
20060208215 Metzner et al. Sep 2006 A1
20060244035 Bojarczuk et al. Nov 2006 A1
20060264067 Kher et al. Nov 2006 A1
20060286763 Ma et al. Dec 2006 A1
20070018244 Hung et al. Jan 2007 A1
20070020890 Thakur et al. Jan 2007 A1
20070026547 Kumar et al. Feb 2007 A1
20070042601 Wang et al. Feb 2007 A1
20070049043 Muthukrishnan et al. Mar 2007 A1
20070049053 Mahajani Mar 2007 A1
20070077767 Jin et al. Apr 2007 A1
20070087583 Olsen et al. Apr 2007 A1
20070093012 Chua et al. Apr 2007 A1
20070099438 Ye et al. May 2007 A1
20070111458 Sato et al. May 2007 A1
20070141856 Sato et al. Jun 2007 A1
20070199922 Shen et al. Aug 2007 A1
20070209930 Chua et al. Sep 2007 A1
20070212895 Chua et al. Sep 2007 A1
20070212896 Olsen et al. Sep 2007 A1
20070218623 Chua et al. Sep 2007 A1
20080032510 Olsen Feb 2008 A1
Foreign Referenced Citations (69)
Number Date Country
0232619 Aug 1987 EP
0 464 515 Jun 1991 EP
0 497 267 Aug 1992 EP
0847079 Jun 1998 EP
0 973 189 Jul 1999 EP
0 973 191 Jan 2000 EP
0973191 Jan 2000 EP
1170804 Jan 2001 EP
1146141 Oct 2001 EP
1 167 569 Jan 2002 EP
1 321 973 Jun 2003 EP
2 355 727 Oct 2000 GB
58-098917 Jun 1983 JP
01-143221 Jun 1989 JP
04-291916 Oct 1992 JP
05-047666 Feb 1993 JP
05-206036 Aug 1993 JP
05-234899 Sep 1993 JP
05-251339 Sep 1993 JP
05-270997 Oct 1993 JP
06-196809 Jul 1994 JP
06-224138 Aug 1994 JP
7-300649 Nov 1995 JP
2000-212752 Aug 2000 JP
2000-319772 Nov 2000 JP
2001-020075 Jan 2001 JP
2001-111000 Apr 2001 JP
2001-172767 Jun 2001 JP
2002-060944 Feb 2002 JP
2002-69641 Mar 2002 JP
2002-93804 Mar 2002 JP
2002-167672 Jun 2002 JP
2002-172767 Jun 2002 JP
386267 Apr 2000 TW
480569 Mar 2002 TW
490765 Jun 2002 TW
556268 Oct 2003 TW
WO 9617107 Jun 1996 WO
WO 9901595 Jan 1999 WO
WO 9929924 Jun 1999 WO
WO 9965084 Dec 1999 WO
WO 0013235 Mar 2000 WO
WO 0015220 Mar 2000 WO
WO 0016377 Mar 2000 WO
WO 0054320 Sep 2000 WO
WO 0070674 Nov 2000 WO
WO 0079576 Dec 2000 WO
WO 0117692 Mar 2001 WO
WO 0125502 Apr 2001 WO
WO 0127346 Apr 2001 WO
WO 0127347 Apr 2001 WO
WO 0129280 Apr 2001 WO
WO 0129891 Apr 2001 WO
WO 0129893 Apr 2001 WO
WO 0136702 May 2001 WO
WO 0140541 Jun 2001 WO
WO 0166832 Sep 2001 WO
WO 0182390 Nov 2001 WO
WO 0199166 Dec 2001 WO
WO 0201628 Jan 2002 WO
WO 0208488 Jan 2002 WO
WO 0209167 Jan 2002 WO
WO 0227063 Apr 2002 WO
WO 0243115 May 2002 WO
WO 0245167 Jun 2002 WO
WO 0245871 Jun 2002 WO
WO 03023835 Mar 2003 WO
WO-2005113855 Dec 2005 WO
WO 2005117086 Dec 2005 WO
Related Publications (1)
Number Date Country
20050260347 A1 Nov 2005 US