Claims
- 1. A method of manufacturing a semiconductor integrated circuit device comprising first type MIS transistors capable of operating at high voltage and second type MIS transistors, capable of operating at low voltage, comprising the steps of:
- (a) preparing a semiconductor substrate having a first conductivity type region, said first conductivity type region having a major surface;
- (b) forming an insulating region dividing said major surface into first and second areas on which to form said first type MIS transistors and said second type MIS transistors, respectively;
- (c) introducing an impurity of the same conductivity type as the conductivity type of said first conductivity type region into said second area through an insulating film formed over the second area without introducing said impurity into said first area;
- (d) introducing an impurity of the same conductivity type as the conductivity type of said first conductivity type region into said first and second areas simultaneously through an insulating film, serving as a gate insulating film, formed over the first and second areas so as to have a thin thickness portion over said second area and a thick thickness portion over said first area;
- (e) forming a plurality of gate electrodes on said insulating film serving as the gate insulating film so as to exist over each of said first and second areas; and
- (f) forming source and drain regions associated with each of said plurality of gate electrodes in said first and second areas by introducing an impurity of the opposite conductivity type to the conductivity type of said first conductivity type region into said first and second areas, said plurality of source and drain regions forming said first type MIS transistors and said second type MIS transistors with said plurality of gate electrodes in said first and second areas, respectively.
- 2. A method of manufacturing a semiconductor integrated circuit device as defined in claim 1, wherein said insulating region is formed by oxidation of said main surface of the first conductivity type region.
- 3. A method of manufacturing a semiconductor integrated circuit device as defined in claim 1, wherein said impurity is introduced by an ion implantation process.
- 4. A method of manufacturing a semiconductor integrated circuit device as defined in claim 1, wherein said plurality of gate electrodes are formed from a high-melting point metal.
- 5. A method of manufacturing a semiconductor integrated circuit device as defined in claim 1, wherein said plurality of gate electrodes are formed from a polycrystalline silicon layer.
- 6. In a method of manufacturing a semiconductor integrated circuit device comprising preparing a first conductivity type region having a major surface; forming an insulating region dividing said major surface into a first area and a second area; and forming a plurality of MIS type transistors in said first area and in said second area, said plurality of MIS type transistors including first type MIS transistors capable of operating at high voltage formed in said first area and second type MIS transistors capable of operating at low voltage formed in said second area, the improvement comprising the steps of:
- (a) introducing an impurity of the same conductivity type as the conductivity type of said first conductivity type region into said second area through an insulating film formed over the second area without introducing said impurity into said first area;
- (b) introducing an impurity of the same conductivity type as the conductivity type of said first conductivity type region into said first and second areas simultaneously through an insulating film, serving as a gate insultating film, formed over the first and second areas so as to have a thin thickness portion over said second area and a thick thickness portion over said first area;
- (c) forming a plurality of gate electrodes on said insulating film serving as the gate insulating film so as to exist over each of said first and second areas; and
- (d) forming source and drain regions associated with each of said plurality of gate electrodes in said first and second areas by introducing an impurity of the opposite conductivity type to the conductivity type of said first conductivity type region into said first and second areas, said plurality of source and drain regions forming said first type MIS transistors and said second type MIS transistors with said plurality of gate electrodes and said first and second areas, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-22760 |
Feb 1980 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 620,004, filed 6/12/1984, abandoned, which is a division of Ser. No. 223,140 filed Jan. 7, 1981, now U.S. Pat. No. 4,471,373.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
223140 |
Jan 1981 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
620004 |
Jun 1984 |
|