Claims
- 1. A memory cell comprising:
- a static inverter having an input connected to a storage node;
- an impedance for connecting the storage node to a voltage supply;
- a first transistor having an input connected to an output of said static inverter, said first transistor further for connecting the storage node to a writebump port, the writebump port for receiving a write line signal for simplifying a writing of a logical "1" to the storage node; and
- a second transistor responsive to a wordline access signal for connecting the storage node to a single data bitline.
- 2. The memory cell of claim 1, wherein
- said static inverter includes a third transistor serially connected with a fourth transistor between the voltage supply and ground, wherein a respective base of the third and fourth transistors are connected and form the input of said static inverter, said static inverter further having a complementary storage node intermediate the serially connected third and fourth transistors.
- 3. The memory cell of claim 1, wherein
- said memory cell further comprises a single ended four device static random access memory cell having a single bitline.
- 4. A memory array having a plurality of memory cells arranged to form a matrix of rows and columns, each memory cell comprising:
- a static inverter having an input connected to a storage node;
- an impedance for connecting the storage node to a voltage supply;
- a first transistor having an input connected to an output of said static inverter, said first transistor further for connecting the storage node to a writebump port, the writebump port for receiving a write line signal for simplifying a writing of a logical "1" to the storage node; and
- a second transistor responsive to a wordline access signal for connecting the storage node to a single data bitline.
- 5. The memory array of claim 4, wherein
- said static inverter includes a third transistor serially connected with a fourth transistor between the voltage supply and ground, wherein a respective base of the third and fourth transistors are connected and form the input of said static inverter, said static inverter further having a complementary storage node intermediate the serially connected third and fourth transistors.
- 6. The memory array of claim 4, wherein
- said memory cell further comprises a single ended four device static random access memory cell having a single bitline.
- 7. A memory cell comprising:
- a static inverter having an input connected to a storage node;
- an impedance for connecting the storage node to a voltage supply;
- a first transistor having an input connected to an output of said static inverter, said first transistor further for connecting the storage node to a write line; and
- a second transistor responsive to a wordline access signal for connecting the storage node to a single data bitline, wherein the write line for receiving a one-shot pulse signal generated off of a rising edge of a logical AND of a `WRITE ENABLE` signal and a decoded `WORDLINE` signal, and wherein
- said memory cell further comprises a single ended four device static random access memory cell having a single bitline.
- 8. The memory cell of claim 7, wherein
- said static inverter includes a third transistor serially connected with a fourth transistor between the voltage supply and ground, wherein a respective base of the third and fourth transistors are connected and form the input of said static inverter, said static inverter further having a complementary storage node intermediate the serially connected third and fourth transistors.
Parent Case Info
This application is a Continuation of application Ser. No. 08/773,561 filed Dec. 27, 1996, now U.S. Pat. No. 5,805,496.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5805496 |
Batson et al. |
Sep 1998 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
773561 |
Dec 1996 |
|