Claims
- 1. A ferroelectric memory card comprising:
- an LC filter for detecting an electromagnetic wave from a source external to the card;
- a circuit for generating a signal from the electromagnetic wave detected by said LC filter;
- a circuit for generating a power supply voltage from the electromagnetic wave detected by said LC filter;
- a power on circuit for outputting a power on reset signal upon detection of said power supply voltage being at an operational level;
- a memory cell array having a plurality of memory cells arranged in a matrix, each cell consisting of a capacitor having a ferroelectric material between electrodes thereof and a MOS transistor for transferring electrical charges, each MOS transistor within the memory cells belonging to a row being commonly connected by one word line, one of the electrodes of each capacitor within the memory cells belonging to a row being commonly connected by a plate line, one terminal of each MOS transistor of the memory cells belonging to a row being commonly connected by a bit line; and
- a reset circuit for setting each of said plate lines and said word lines at a first potential in response to said power on reset signal.
- 2. A memory system constituted by a transmitter for transmitting program data which has been converted into an electromagnetic wave of a predetermined frequency and a ferroelectric memory card for receiving said electromagnetic wave to store said program data, said ferroelectric memory card comprising:
- an LC filter for detecting the electromagnetic wave from a source external to the card;
- a circuit for generating a signal from the electromagnetic wave detected by said LC filter;
- a circuit for generating a power supply voltage from the electromagnetic wave detected by said LC filter;
- a power on circuit for outputting a power on reset signal upon detection of said power supply voltage being at an operational level;
- a memory cell array having a plurality of memory cells arranged in a matrix, each cell consisting of a capacitor having a ferroelectric material between electrodes thereof and a MOS transistor for transferring electrical charges, each MOS transistor within the memory cells belonging to a row being commonly connected by one word line, one of the electrodes of each capacitor within the memory cells belonging to a row being commonly connected by a plate line, one terminal of each MOS transistor of the memory cells belonging to a row being commonly connected by a bit line; and
- a reset circuit for setting each of a plurality of plate lines and a plurality of word lines or a plurality of bit lines to a single potential in response to said power on reset signal.
- 3. A ferroelectric memory card comprising:
- detector circuit for detecting an electromagnetic wave from a source external to the card;
- a circuit for generating a signal from the electromagnetic wave detected by said detector circuit;
- a power on circuit for outputting a power on reset signal upon detection of an operational power supply level;
- a memory cell array having a plurality of memory cells arranged in a matrix, each cell consisting of a capacitor having a ferroelectric material between electrodes thereof and a MOS transistor for transferring electrical charges, each MOS transistor within the memory cells belonging to a row being commonly connected by one word line, one of the electrodes of each capacitor within the memory cells belonging to a row being commonly connected by a plate line, one terminal of each MOS transistor of the memory cells belonging to a row being commonly connected by a bit line; and
- a reset circuit for setting each of a plurality of plate lines and a plurality of word lines or a plurality of bit lines to a single potential in response to said power on reset signal.
- 4. The ferroelectric memory card of claim 3 further comprising a circuit for generating a power supply voltage from the electromagnetic wave detected by said detector circuit.
- 5. A ferroelectric memory card comprising:
- detector circuit for detecting an electromagnetic wave from a source external to the card;
- a circuit for generating a signal from the electromagnetic wave detected by said detector circuit;
- a power on circuit for outputting a signal indicative of the presence of an operational power supply level; and
- a memory cell array having a plurality of memory cells arranged in a matrix, each cell consisting of a capacitor having a ferroelectric material between electrodes thereof and a MOS transistor for transferring electrical charges, each MOS transistor within the memory cells belonging to a row being commonly connected by one word line, one of the electrodes of each capacitor within the memory cells belonging to a row being commonly connected by a plate line, one terminal of each MOS transistor of the memory cells belonging to a row being commonly connected by a bit line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
203957/1994 |
Aug 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/518,440, filed Aug. 23, 1995, now U.S. Pat. No. 5,798,964. The entire disclosure of prior application Ser. No. 08/518,440 is herein incorporated by reference.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
S. Sheffield Easton, et al., "A Ferroelectric Nonvolatile Memory," Session X: Nonvolatile Memories, ISSCC Digest of Technical papers, pp. 130-131, Feb. 1988. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
518440 |
Aug 1995 |
|