1. Technical Field
This disclosure relates to electronic devices for generating differential oscillating voltages and more particularly to a frequency doubler that doubles the frequency of an input differential oscillating voltage and a related method of generating an output differential oscillating voltage with a frequency double the frequency of an input differential oscillating voltage.
2. Description of the Related Art
A serial communication system includes a receiver (
In the transmitter (
In the receiver (
A clock signal DES CLK, extracted from the incoming data stream by the deserializer, is provided together with the parallel stream of data to a clock and data recovery circuit CDR that generates a control signal CTRL. As in the transmitter, the phase interpolator generates, according to the control signal CTRL, the sampling clock CLKS with the correct frequency and phase using the two clocks in quadrature I and Q.
There are various techniques for generating two clocks in quadrature, such as for example the so-called “frequency division” technique [1]. According to this technique, in-phase I and quadrature Q differential voltages are generated from an input differential oscillating voltage V+, V− at a frequency f0 with the circuit of
The frequency divider ÷2 may be a double sampler of the type shown in
The frequency divider ÷2 may be also a ring frequency divider of the type disclosed in [1] and depicted in
The double sampler as well as the ring frequency divider employ a signal oscillating at twice the desired frequency f0. This is inconvenient because the higher the frequency of the oscillating voltage to be generated in a stable and accurate manner, the more complicated the design of the voltage controlled oscillator. Moreover, phase noise of a voltage controlled oscillator may be limited, when the oscillation frequency varies over a broad range, only by increasing power consumption.
The applicants have found a method and a related frequency doubler adapted to generate on its output terminals an output differential oscillating voltage with a frequency double than the frequency of an input differential oscillating voltage, without being affected by the limitations of the above discussed prior devices.
In one embodiment, the frequency doubler has good performances in terms of phase accuracy and may operate in a wide band of frequencies because it comprises:
a first differential pair of P-type transistors configured to be controlled with the input differential oscillating voltage, having corresponding first current terminals referred to a positive supply line and corresponding second current terminals connected in common to a first output terminal of the frequency doubler;
a second differential pair of N-type transistors configured to be controlled with the input differential oscillating voltage, having corresponding first current terminals referred to a negative supply line and corresponding second current terminals connected in common to a second output terminal of the frequency doubler;
a LC oscillator comprising a resonant LC loop having at least an inductive component connected in parallel to at least a capacitive component, the terminals of the capacitive component of the loop being the first and second output terminals of the frequency doubler on which, in operation, is made available an output differential oscillating voltage at a frequency double than the frequency of the input differential oscillating voltage.
The herein disclosed frequency doubler may be used with a double sampler or a ring frequency divider for realizing a generator of differential oscillating signals in quadrature, on its turn usable in a serial communication system.
The claims as filed are integral part of this specification and are herein incorporated by reference.
a and 1b depict together a known serial communication system composed of a transmitter (1a) and a receiver (1b).
a depicts the core of a known double sampler based on D-type flip-flops.
b depicts a known ring frequency divider, driven by a differential voltage controlled oscillator, and the transistor-level scheme of one stage of the divider.
In the ensuing description reference will be made to the case in which all transistors are made with a MOS technology, though the same observations hold also if the transistors are BJTs.
A frequency doubler 10 according to one embodiment of the present disclosure is depicted in
According to an embodiment, the LC oscillator 16 may be simply composed of a resonant LC loop 18, for example with adjustable capacitance as shown in
According to another embodiment, the LC oscillator may be a N-type negative resistance oscillator, as depicted in
Ideally, the oscillation signal is generated through a lossless transfer of energy between the electric field of the capacitor C and the magnetic field of the inductors L/2, L2 and vice versa. In a real resonator, the amplitude of the oscillations is attenuated by losses, that may be modeled as a resistor (not shown) connected in parallel to the resonating LC loop 18B. The effect of the parasitic resistance may be compensated using a differential pair of cross-coupled transistors M1 and M2, that constitute an active circuit that behaves as a negative resistance circuit. The differential pair of transistors M1, M2 may be biased by a current generator Ibias, as shown in
The transistors M1 and M2 have respective source terminals connected in common and coupled to ground through the low-side bias network Ibias and respective drain terminals respectively coupled to the first and second output terminals OUT+, OUT−. A gate terminal of the transistor M1 is shorted to the drain terminal of the transistor M2, and a gate terminal of the transistor M2 is shorted to the drain terminal of the transistor M1.
At the beginning of the oscillations, the resistance of the active circuit is greater than the parasitic resistance of the LC loop, thus noise is amplified. When a steady-state functioning condition is attained, the gain of the differential pair of cross-coupled transistors M1 and M2 is such to compensate the losses. This is equivalent to say that the value of the negative resistance of the active circuit formed by transistors M1, M2 compensates in steady-state conditions the parasitic resistance of the LC loop.
According to yet another embodiment, the LC oscillator is a PN-type negative resistance oscillator of the type shown in
Each transistor pair shown in
This technique is advantageous because the jitter of the output oscillating signal OUT+, OUT− depends upon the jitter of the differential input voltage V−, V+ and not to the quality factor of the resonant LC loop. Therefore it is possible to obtain excellent performances in a broad range (“locking range”) of frequencies even if the resonant LC loop of the LC oscillator is realized with low-cost adjustable capacitors and has a relatively poor quality factor.
In order to extend further the locking range, a plurality of capacitors may be connected or disconnected in parallel to the inductance L of the resonating LC loop, for example as in the LC loop 18A of
The herein disclosed frequency doubler may be easily realized, because good performances may be obtained even with low cost components, and allows to generate a differential voltage that may oscillate with a frequency tunable in a wide locking range and with enhanced phase precision.
An embodiment of a circuit scheme of a frequency doubler of this disclosure is depicted in
More generally, the reference voltage may be a median value between the positive supply voltage and the negative supply voltage.
A basic generator of oscillating signals I and Q in quadrature according to this disclosure is depicted in
According to an embodiment, the frequency divider ÷2 may be a double sampler, as shown in the generator of
According to another embodiment, the frequency divider ÷2 may be a ring oscillator, as shown in
In the architectures of any of
The disclosed generators may be used in a transmitter or a receiver of a serial communication system of the type shown in
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
[1] A. Bonfanti, A. Tedesco, C. Samori, and A. L. Lacaita, “A 15-GHz Broad-band/2 Frequency Divider in 0:13 m CMOS for Quadrature Generation,” IEEE Microw. Wireless Compon. Lett., vol. 15, no. 11, pp. 724-726, November 2005.
Number | Date | Country | Kind |
---|---|---|---|
MI2013A000947 | Jun 2013 | IT | national |