The present application is a continuation of U.S. patent application Ser. No. 13/248,186, filed on Sep. 29, 2011, which is a continuation of U.S. patent application Ser. No. 12/637,529, filed on Dec. 14, 2009 and now U.S. Pat. No. 8,049,294, which is a continuation of U.S. patent Ser. No. 11/555,367, filed on Nov. 1, 2006, and issued on Feb. 2, 2010 as U.S. Pat. No. 7,656,001.
The present application is directed towards thin wafer photodiodes having improved strength and handling characteristics. Specifically, the present application is directed towards novel photodiodes and methods of making novel photodiodes that can be feasibly fabricated using thin wafers while still maintaining the overall performance characteristics of the photodiode array and individual diode units. Still more specifically, the photodiode arrays of the present application have PN-junctions that are electrically connected from the front to back surfaces, and thus, can be operated in a fully depleted mode at low reverse bias.
Photodiodes are typified by the quantification of certain characteristics, such as electrical, optical, current (I), voltage (V), and noise. Electrical characteristics predominantly include shunt resistance, series resistance, junction capacitance, rise or fall time and frequency response whereas optical characteristics include responsivity, quantum efficiency, non-uniformity, and non-linearity. Noise in photodiodes is generated by a plurality of sources including, but not limited to, thermal noise, quantum or photon or shot noise, and flicker noise.
In the semiconductor industry it is often desirable to increase light-induced current of photodiodes in order to increase the signal-to-noise ratio and thereby enhance photodiode sensitivity. Photodiode sensitivity is crucial in low light-level applications and is typically quantified by noise equivalent power (NEP) defined as the optical power that produces a signal-to-noise ratio of unity at the detector output. NEP is usually specified at a given wavelength and over a frequency bandwidth of 1 Hz and is therefore expressed in units of W/Hz1/2.
Silicon photodiodes, essentially active solid-state semiconductor devices, are among the most popular photodetectors coalescing high performance over a wide wavelength range with unmatched user-friendliness. For example, silicon photodiodes are sensitive to light in the wide spectral range, approximately 200*10−9 m to 1200*10−9 m, extending from deep ultraviolet all the way through visible to near infrared. Additionally, silicon photodiodes detect the presence or absence of minute light intensities thereby facilitating extremely precise measurement of the same on appropriate calibration. For instance, appropriately calibrated silicon photodiodes detect and measure light intensities varying over a wide range, from very minute light intensities of below 10−13 watts/cm2 to high intensities above 10−3 watts/cm2.
Photodiode arrays or photodiodes are used in an assortment of applications including, but not limited to, radiation detection, optical position encoding, and low light-level imaging, such as night photography, nuclear medical imaging, photon medical imaging, multi-slice computer tomography (CT) imaging, and ballistic photon detection etc. Typically, photodiode arrays may be formed as one- or two-dimensional arrays of aligned photodiodes, or, for optical shaft encoders, a circular or semicircular arrangement of diodes.
Conventional computed tomography (CT) scanners and digital radiography systems use large numbers of X-ray detectors, on the order of several hundred to several thousand, in which each X-ray detector includes a scintillator to convert X-rays into light and a photocell to convert the light into an electrical signal. In such systems, it is preferred that the detectors are high density and that the detectors have equal pitch, i.e. the center-to-center distance from detector to detector is equal. Thus, the detectors are located as close as possible to one another, resulting in a detection system which has a high detection efficiency so that a patient is exposed to only the minimum amount of X-rays required to produce a satisfactory image. As the devices become smaller, however, it becomes more difficult to provide efficient interconnections between devices, thus negating the benefits of the smaller device size.
The prior art discloses attempts to design, fabricate, and implement high-density semiconductor arrays. For example, U.S. Pat. No. 5,501,990, assigned to Motorola, Inc. discloses, “a method of fabricating a high density light emitting diode array with semiconductor interconnects comprising the steps of: providing a substrate of non-conductive material with a major surface, a conductive layer of material on the major surface of the substrate, a first carrier confinement layer on the conductive layer, an active layer on the first carrier confinement layer and a second carrier confinement layer on the active layer; separating portions of the second carrier confinement layer, the active layer and the first carrier confinement layer into a plurality of light emitting diodes positioned in rows and columns and separating the conductive layer into a plurality of columns connecting a first contact of each light emitting diode in a column to a first contact of each other light emitting diode in the column; forming column contacts connected to the conductive layer at an end of each column; and forming a second contact on the cap layer of each light emitting diode and connecting second contacts for each light emitting diode in a row to the second contacts of all other light emitting diodes in the row.”
U.S. Pat. No. 5,656,508, also assigned to Motorola, Inc. discloses, “a method of fabricating a two-dimensional organic light emitting diode array for high density information image manifestation apparatus comprising: providing an electrically insulative substrate with a planar surface; depositing a layer of electrically conductive material on the planar surface of the substrate; patterning the layer of electrically conductive material to form a plurality of laterally spaced, conductive strips defining first electrodes; depositing a layer of dielectric medium on a surface of the conductive strips and the planar surface of the substrate; depositing a layer of photoresist on the layer of dielectric medium; patterning the photoresist using a cavity defining mask to expose portions of the dielectric medium; etching away the exposed portions of the dielectric medium to form a plurality of laterally spaced cavities, each of the plurality of cavities being positioned on an associated one of the defined first electrodes and exposing therein the associated first electrode; striping off the photoresist; depositing in each of the cavities an electroluminescent medium in the successive order of a layer of hole transporting material, a layer of active organic emitter, a layer of electron transporting material and a layer of a low work functional metal; depositing a layer of ambient stable metal on the dielectric medium so as to sealingly overlie each of the cavities and electrically contact the layer of low work function metal in the cavities; and patterning the layer of ambient stable metal into metal strips in a direction orthogonal to the conductive strips so as to define second electrodes sealing each of the plurality of cavities.”
In addition to the high cost of manufacturing and low throughput, another typical problem with high-density integration of conventional photodiode arrays is the amount and extent of crosstalk that occurs between adjacent detector structures, primarily as a result of minority carrier current between diodes. The problem of crosstalk between diodes becomes even more acute as the size of the photodiode arrays, the size of individual detectors comprising the arrays, the spatial resolution, and the spacing of the photodiodes is reduced.
In certain applications, it is desirable to produce optical detectors having small lateral dimensions and spaced closely together. For example in certain medical applications, it would beneficial to increase the optical resolution of a detector array in order to permit for improved image scans, such as computer tomography scans. However, at conventional doping levels utilized for diode arrays of this type, the diffusion length of minority carriers generated by photon interaction in the semiconductor is in the range of at least many tens of microns, and such minority carriers have the potential to affect signals at diodes away from the region at which the minority carriers were generated. Therefore, the spatial resolution obtainable may be limited by diffusion of the carriers within the semiconductor itself, even if other components of the optical system are optimized and scattered light is reduced.
It is difficult, however, to generate thin wafer photodiodes in which leakage current and noise is controlled and the wafer is sufficiently sturdy to handle processing and use is difficult. Popular applications including, but not limited to, computer tomography (CT), utilize thin wafer photodiode arrays produced on large diameter wafers. The production of such arrays is often plagued by excessive loss due to breakage of the delicate thin wafers.
In addition, as photodiode detector devices become smaller, it becomes more difficult to provide efficient interconnections between devices, thus putting an additional demand on device electrical requirements. The prior art has attempted to manage interconnect density by forming dense metal interconnect patterns, because high-density VLSI and ULSI devices typically require multiple levels of surface metallization in order to accommodate their complex wiring patterns. Multiple level metallization creates planarity problems in the metallization layers, however, thereby limiting interconnection density. Complex process steps are also needed to provide multiple levels of metallization.
For example, U.S. Pat. No. 5,276,955, assigned to Supercomputer Systems Limited Partnership discloses “a method for forming a multilayer substrate having high density area array interconnects, the method comprising the steps of: (a) providing three or more pre-assembled subsections, each subsection comprising: a planar substrate having a pair of generally planar exposed surfaces and being comprised of a dielectric medium having a plurality of conductive layers disposed therein, the conductive layers including: at least one power layer; and at least one X-Y signal pair layer; and a pad layer on at least one of the surfaces of the planar substrate, the pad layer comprising a plurality of metallic interconnect pads disposed on the surface of the planar substrate such that an exposed surface of the interconnect pads is raised above the exposed surface of the dielectric medium surrounding the interconnect pads, each of the interconnect pads being selectively connected to one or more conductive regions in the signal pair layer or the power layer; (b) stacking the three or more pre-assembled subsections together such that the interconnect pads on the pad layer of one subsection align with the interconnect pads on the pad layer of an adjacent subsection; and (c) electrically and mechanically joining the three or more pre-assembled subsections in a simultaneous manner to concurrently form the multilayer substrate by metallurgically bonding the interconnect pads on adjacent subsections without bonding the surrounding dielectric medium.”
The prior art, however, fails to provide a thin wafer photodiode structure and method of manufacturing that produces sufficiently sturdy wafers while still maintaining the overall performance characteristics of photodiode arrays and their individual diode units, within detection systems.
More specifically, in CT applications, the power supply for advanced ASIC circuits is typically 5 volts; therefore, the maximum reverse bias available for the photodiode is also 5 volts. Using conventional technology, a photodiode array fabricated on bulk silicon material cannot be fully depleted at 5 volts. While it is easy to fully deplete a device at high bias, it is almost impossible to fully deplete a bulk silicon device at very low bias.
Consequently, there is still a need for economically, technically, and operationally feasible methods, apparatuses, and systems for manufacturing thin wafer photodiode arrays. More exclusively, there is demand for cost-effective computer tomography (CT) scanner photodiode array while still maintaining the overall performance characteristics of the photodiode array and individual diode units.
In particular, what is needed is a specially structured photodiode array that can be operated in a fully depleted mode at low reverse bias. More specifically, what is needed is a photodiode array having PN-junctions that are electrically connected from the front to back surfaces such that is can be operated in a fully depleted mode at low reverse bias.
The present application describes several embodiments of a novel photodiode array and methods making the novel photodiode arrays that can be feasibly fabricated using thin wafers while still maintaining the overall performance characteristics of the photodiode array and individual diode units. More specifically, the photodiode arrays of the present application have PN-junctions that are electrically connected from the front to back surfaces, and thus, can be operated in a fully depleted mode at low reverse bias.
In one embodiment, the present application is a photodiode comprising a substrate with at least a front side and a back side; at least one PN-junction on the front side; at least one PN-junction on the back side; at least one conduit for forming an electrical connection from a PN-junction on the front side of the substrate to a PN-junction on the back side of the substrate.
In one embodiment, the photodiode conduit further comprises an insulation layer formed from silicon dioxide. In addition, the photodiode conduit comprises a conductive layer deposited on the insulation layer, where the conductive layer is formed from doped polysilicon and thus, enables electrical communication between the front side and back side. In another embodiment, the conduit comprises a p+ dopant layer and a polysilicon or polyimide filling.
In one embodiment, the present application is a method of manufacturing a semiconductor device comprising the steps of performing a mask oxidation on a front side and a back side of a device wafer; implementing n+ photolithography on the front and back sides; performing n+ diffusion followed by drive-in oxidation on the front and back sides; forming a conduit from the back side to the front side, wherein said conduit is for enabling an electrical connection; growing an oxide layer on said front side, said back side, and conduit; implementing a first p+ area photolithography on the front side and the back side; growing a passivation layer on the front side and back side; implementing a p+ mask lithography on the front side for etching contact windows on the front side; performing p+ ion implantation on the front side and back side to form a PN-junction; depositing a polysilicon layer to fill the conduit and subsequently etching the polysilicon from at least portions of the front and back side; implementing contact window lithography on the back side; and performing metal deposition followed by etching the metal on the back side.
In one embodiment, the starting material device wafer has a diameter of 5 inches. In another embodiment, the semiconductor device wafer starting material has a diameter of 6 inches. In one embodiment, the device wafer starting material has a thickness in the range of 0.210 mm to 0.260 mm. In one embodiment, the device wafer starting material has a resistivity of 8000 Ωcm.
In one embodiment, the step of forming a conduit from the back side to the front side is achieved by reactive ion etching. In another embodiment, the step of forming a conduit from the back side to the front side is achieved by laser hole drilling.
The aforementioned and other embodiments of the present invention shall be described in greater depth in the drawings and detailed description provided below.
These and other features and advantages of the present application will be appreciated, as they become better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
a-2d represent front side views of a first embodiment of a photodiode array with double-sided PN junctions formed in accordance with the present invention;
a-3c represent back side views of a first embodiment of a photodiode array with double-sided PN junctions formed in accordance with the present invention;
a-4n depict side planar views of a first embodiment of the manufacturing steps for forming a photodiode array with double-sided PN junctions formed in accordance with the present invention;
a-6d represent front side views of a second embodiment of a photodiode array with double-sided PN junctions formed in accordance with the present invention;
a-7d represent back side views of a second embodiment of a photodiode array with double-sided PN junctions formed in accordance with the present invention; and
a-8n depict side planar views of a second embodiment of the manufacturing steps for forming a photodiode array with double-sided PN junctions formed in accordance with the present invention.
The present application is directed towards detector structures, detector arrays, and design and implementation of detector arrays for an assortment of applications including, but not limited to, computerized tomography (CT) and non-CT applications. Specifically, the present application is directed towards high-density photodiode arrays, with low dark current, low capacitance, high signal to noise ratio, high speed, and low crosstalk that can be fabricated on relatively large substrate wafers. More specifically the photodiode array of the present application is fabricated such that the PN-junctions are located on both the front side and back side surfaces of the array, wherein the front side PN-junction is in electrical communication with the back side PN-junction. Still more specifically, the front side PN-junction is in electrical communication with the back side PN-junction via a conduit that is drilled into the substrate via an appropriate method, as described in detail below. Thus, the present application is also directed towards photodiode arrays having PN-junctions that are electrically connected from the front to back surfaces and which can be operated in a fully depleted mode at low reverse bias.
In addition, the present application is directed towards several embodiments of a front-side illuminated, back-side contact double-sided PN-junction photodiodes, optionally organized in the form of an array, including a plurality of p+ and n+ diffused regions. Specifically, the present application is directed towards several embodiments of a photodiode array having PN-junctions on both the front side and back side surfaces, wherein the PN-junctions are in electrical communication.
The present application is also directed towards the fabrication of thin wafer photodiodes using the physical support provided by n+ diffused layer and/or p+ diffused layer. Consequently, the present application delivers high device performance characteristics, such as low crosstalk, low radiation damage, high speed, low leakage dark current and high speed, using a thin active layer. More specifically, in CT applications, desired, but not required, characteristics include high density photodiode arrays with low dark current (on the order of 20 pA when the CT photodiode array device is operated in fully depleted mode), low capacitance (on the order of 5 pF at 5 volts operational voltage) and low crosstalk (on the order of 0.1% at 5 volts).
Reference will now be made in detail to specific embodiments of the invention. While the invention will be described in conjunction with specific embodiments, it is not intended to limit the invention to one embodiment.
In one embodiment, photodiode array 100 is formed from a silicon wafer having a 6-inch diameter; a thickness of approximately 0.230 mm; n-type conductivity; and a resistivity on the order of 8000 Ωcm. As shown in
In one embodiment, the front side region 105 and back side region 110 comprise a plurality of doped regions. Preferably, adjacent doped regions are of different impurities of different conductivity types. For example, but not limited to such example, front side region 105 and back side region 110 may comprise doped regions 106 and 107, respectively, doped with a suitable impurity of a first conductivity type, such as either p-type or n-type. In addition, front side region 105 and back side region 110 further comprise doped regions 108 and 109, respectively, doped with a suitable impurity of a second conductivity type, opposite that of the first conductivity type, either p-type or n-type.
For example, but not limited to such example, if regions 106 and 107 are doped with a suitable impurity of a first conductivity type wherein the first conductivity type is n-type, then regions 108 and 109 are doped with a suitable impurity of a second conductivity type, wherein the second conductivity type is p-type. The first embodiment will be described with respect to this scenario, but it should be noted herein that the photodiode array of the present invention and method of manufacturing the same is not limited to the embodiment described herein.
In one embodiment, the present invention comprises PN-junctions on both front side 105 and back side 110 the device wafer. While boron (B) and phosphorus (P) are the preferred p-type and n-type dopants employed to create the p+ and n+ regions, it should be understood to those of ordinary skill in the art that any suitable doping material may be used. Preferably, doped diffusion regions 106, 107 have a depth of 1 μm and doped diffused regions 108 and 109 have a depth of 0.5 μm.
Referring back to
In addition, the PN-junctions on both the front side and back side surfaces 105, 110 are electrically connected from the front junction to the back junction. More specifically, the electrical contacts are brought from the front side to the back side by means of laser cutting or reactive ion etching (RIE) a conduit 113 into the photodiode array 100. In addition, insulation layer 114 is deposited on the inner sidewalls of conduit 113.
By way of example, and by no means limiting, the insulation layer grown herein may utilize thin film materials, such as oxides, sulfides, fluorides, nitrides, and selenides, among others. In one embodiment of the present invention, the insulation layer comprises silicon dioxide. In one embodiment, the silicon dioxide layer is uniformly grown over both the front-side and the back-side of the wafer and the walls of the holes by thermal oxidation.
Conductive layer 115 is deposited over insulation layer 114 and serves as the electrical conduit to enable electrical communication between the front side p+ region 108 and back side anode 112.
In one embodiment, conductive layer 115 is doped poly-silicon. Doped poly-silicon can withstand high temperature processing, can be deposited using chemical vapor deposition methods, forms an effective ohmic contact, and resists corrosion. Insulating layer 114 and conductive layer 115 are formed on the inner sidewalls of conduit 113, and separates adjacent photodiodes. Thus, front surface p+ region 108 is in electrical communication with back side p+ anode 112 via conductive conduit 113 formed in the photodiode array.
a-2d are representative front side views of a first embodiment of a photodiode array with double-sided PN-junctions formed in accordance with the present invention. Referring now to
Referring to
In one embodiment, photodiode array 200 also possesses the following characteristics: the distance 206 between the center of active area 205 and the edge of wafer 202 is 1.285 mm; the thickness 207 of the n+ cathode at the edge of wafer 202 is 0.070 mm; and the gap 208 between the n+ edges of any two adjacent diode elements 201 is 0.050 mm.
The interconnections between diode elements 201 are made through back surface contacts (not shown). In one embodiment, wire interconnections are made at the back of photodiode array 200 and are made available for creating electrical connections with external circuits, such as printed circuit boards (PCBs) and other devices.
c is an expanded view of region 209 of photodiode array 200, and is further demarcated with a dotted circle. As shown in
a-3c are representative back side views of a first embodiment of a photodiode array with double-sided PN-junctions formed in accordance with the present invention. Referring now to
Referring now to
c is a magnified view of region 306 of
The manufacturing process of the first embodiment of the FSL-BSC double-sided PN-junction photodiode of the present invention will now be described in greater detail. It should be noted herein that although one exemplary manufacturing process is described herein, various modifications may be made without departing from the scope and spirit of the invention.
a-4n depict side planar views of a first embodiment of the manufacturing steps for forming a photodiode array with double-sided PN junctions formed in accordance with the present invention.
Referring now to
Although the present invention is not limited to this embodiment, the manufacturing steps of the present invention will be described with respect to device wafer 401 possessing the following specifications: n-type silicon wafer having a thickness of 0.230 mm. While it is preferred that the device wafer be comprised of silicon, one of ordinary skill in the art would appreciate that any suitable semiconductor material, which can be processed in accordance with the processing steps of the present invention, may be used.
In one embodiment, device wafer 401 is polished on both sides to allow for greater conformity to parameters, surface flatness, and specification thickness. In another embodiment, device wafer 401 has a high reflectivity layer on both sides. It should be understood by those of ordinary skill in the art, however, that the above specifications are not binding and that the type of material and wafer size can easily be changed to suit the design, fabrication, and functional requirements of the present invention.
Referring back to
As shown in
The device wafer is then subjected to n+ masking N+ masking is employed to protect portions of device wafer 401. Generally, photographic masks are high precision plates containing microscopic images of preferred pattern or electronic circuits. They are typically fabricated from flat pieces of quartz or glass with a layer of chrome on one side. The mask geometry is etched in the chrome layer. In one embodiment, the n+ mask comprises a plurality of diffusion windows with appropriate geometrical and dimensional specifications. The photoresist coated device wafer 401 is aligned with the n+ mask. An intense light, such as ultraviolet light, is projected through the mask, exposing the photoresist layer in the pattern of the n+ mask. The n+ mask allows selective irradiation of the photoresist on the device wafer. Regions that are exposed to radiation are hardened while those that are reserved for diffusion remain shielded by the n+ mask and easily removed. The exposed and remaining photoresist is then subjected to a suitable chemical or plasma etching process to reveal the pattern transfer from the mask to the photoresist layer. An etching process is then employed to remove the silicon dioxide layer. In one embodiment, the pattern of the photoresist layer and/or n+ mask defines a plurality of regions 403 devoid of the oxide layer deposited in step 420 and ready for n+ diffusion.
Now referring to
d-4f describe steps for forming a conduit that extends through the total thickness of the wafer. As shown in
Referring now to
As shown in
In step 460, shown in
A contact etch mask is then employed to etch a contact window 410 into antireflective layer 409a on front side 401a of device wafer 401. The contact window is formed on the front side of the treated substrate wafer by using standard semiconductor technology photolithography techniques. The contact window oxide can then be removed by either standard wet or standard dry etching techniques as are well known to those of ordinary skill in the art.
More specifically, and not limited to such example, in one embodiment of the photodiode array of the present invention, a contact window mask is first applied, followed by etching with a contact window oxide. Contact lithography, well known to those of ordinary skill in the art, involves printing an image or pattern via illumination of a photomask in direct contact with a substrate coated with an imaging photoresist layer. Typically, a contact window is an aperture defined in a surface passivation layer through which device metallization develops contact with circuit elements. In one embodiment, the contact window mask is a dark field mask, which is used to remove the silicon oxide layer in regions requiring contacts. While contact masks have conventionally been fairly large (on the order of 100 mm or higher), it is possible that alignment tolerances may necessitate smaller mask sizes to allow stepping between exposures. As in nano-imprint lithography, the mask needs to have roughly the same feature size as the desired image.
Using the contact mask, at least one contact window 410 is formed through the antireflective oxide layer 409a on front side 401a of device wafer 401. In one embodiment, contact window etching is achieved via a chemical etching process, wherein the wafer is immersed in buffered oxide etch (BOE), a HF acid-based solution for intervals sufficient to remove the layers exposed by the contact window mask.
As shown in
In step 470, shown in
As shown in
In step 480, shown in
Referring now to
In one embodiment, photodiode array 500 is formed from a silicon wafer having a 6-inch diameter; a thickness of 0.230 mm; n-type conductivity; and a resistivity on the order of 8000 Ωcm. As shown in
In one embodiment, the front side region 505 and back side region 510 comprise a plurality of doped regions. Preferably, adjacent doped regions are of different impurities of different conductivity types. For example, but not limited to such example, front side region 505 and back side region 510 may comprise heavily doped regions 506, 507, 508, and 509 doped with a suitable impurity of a first conductivity type, such as either p-type or n-type. In addition, front side region 505 and back side region 510 further comprise diffused regions 511a, 511b, 511c, 511d, 511e, and 511f, doped with a suitable impurity of a second conductivity type, opposite that of the first conductivity type, either p-type or n-type.
For example, but not limited to such example, if regions 506, 507, 508, and 509 are doped with a suitable impurity of a first conductivity type wherein the first conductivity type is n-type, then regions 511a, 511b, 511c, 511d, 511e, and 511f are doped with a suitable impurity of a second conductivity type, wherein the second conductivity type is p-type. The second embodiment will be described with respect to this scenario, but it should be noted herein that the photodiode array of the present invention and method of manufacturing the same is not limited to the embodiment described herein.
In one embodiment, the present invention comprises PN-junctions on both front and back sides of the wafer. While boron (B) and phosphorus (P) are the preferred p-type and n-type dopants employed to create the p+ and n+ regions, it should be understood to those of ordinary skill in the art that any suitable doping material may be used. Preferably, doped diffusion regions 511a, 511b, 511e, and 511f have a depth of 2 μm. Preferably, doped diffusion regions 511c and 511d have a depth of approximately 0.5 μm. In one embodiment, regions 511a and 511b are more deeply diffused compared to regions 511c and 511d.
Referring back to
The PN-junctions on both the front side and back side surfaces are electrically connected from the front junction to the back junction. More specifically, the electrical contacts are brought from the front side to the back side by means of laser cutting or silicon dry etching a conduit 518 into the photodiode array 500. To serve as an electrical conduit to enable electrical communication between the p+ region 511e and 511f and back side anode 515, the inner walls 516 and 517 of the conduit 518 are doped with a suitable conducting material. In one embodiment, the suitable conductor is a p-type material, such as, but not limited to boron.
In addition, an oxide layer 519 is deposited on the inner sidewalls of conduit 518 after it is doped. Polysilicon or polyimide layer 520 is deposited over the oxide layer 519 and serves as a support layer to increase the ruggedness of the device.
a-6d are representative front side views of a second embodiment of a photodiode array with double-sided PN-junctions formed in accordance with the present invention. Referring now to
Referring to
For example, but, not limited to such example,
In one embodiment, photodiode array 600 also possesses the following characteristics: the distance 606 between the center of active area 605 and the edge of wafer 602 is 1.285 mm; the gap 607 between a p+ edge of a diode element 601 and edge of wafer 602 is 0.185 mm; and the gap 608 between the n+ edges of any two adjacent diode elements 601 is 0.050 mm.
The interconnections between diode elements 601 are made through back surface contacts (not shown). In one embodiment, wire interconnections are made at the back of photodiode array 600 and are made available for creating electrical connections with external circuits, such as printed circuit boards (PCBs) and other devices.
c is an expanded view of region 609 of photodiode array 600, and is further demarcated with a dotted circle. As shown in
a-7c are representative back side views of a first embodiment of a photodiode array with double-sided PN-junctions formed in accordance with the present invention. Referring now to
Referring now to
c is a magnified view of region 706 of
The manufacturing process of the second embodiment of the FSL-BSC double-sided PN-junction photodiode of the present invention will now be described in greater detail. It should be noted herein that although one exemplary manufacturing process is described herein, various modifications may be made without departing from the scope and spirit of the invention.
a-8n depict side planar views of a first embodiment of the manufacturing steps for forming a photodiode array with double-sided PN junctions formed in accordance with the present invention.
Referring now to
Although the present invention is not limited to this embodiment, the manufacturing steps of the present invention will be described with respect to device wafer 801 possessing the following specifications: n-type silicon wafer having a thickness of 0.230 mm. While it is preferred that the device wafer be comprised of silicon, one of ordinary skill in the art would appreciate that any suitable semiconductor material, which can be processed in accordance with the processing steps of the present invention, may be used.
In one embodiment, device wafer 801 is polished on both sides to allow for greater conformity to parameters, surface flatness, and specification thickness. It should be understood by those of ordinary skill in the art, however, that the above specifications are not binding and that the type of material and wafer size can easily be changed to suit the design, fabrication, and functional requirements of the present invention.
Referring back to
As shown in
The device wafer is then subjected to n+ masking. N+ masking is employed to protect portions of device wafer 801. Generally, photographic masks are high precision plates containing microscopic images of preferred pattern or electronic circuits. They are typically fabricated from flat pieces of quartz or glass with a layer of chrome on one side. The mask geometry is etched in the chrome layer. In one embodiment, the n+ mask comprises a plurality of diffusion windows with appropriate geometrical and dimensional specifications. The photoresist coated device wafer 801 is aligned with the n+ mask. An intense light, such as ultraviolet light, is projected through the mask, exposing the photoresist layer in the pattern of the n+ mask. The n+ mask allows selective irradiation of the photoresist on the device wafer. Regions that are exposed to radiation are hardened while those that are reserved for diffusion remain shielded by the n+ mask and easily removed. The exposed and remaining photoresist is then subjected to a suitable chemical or plasma etching process to reveal the pattern transfer from the mask to the photoresist layer. An etching process is then employed to remove the silicon dioxide layer. In one embodiment, the pattern of the photoresist layer and/or n+ mask defines a plurality of regions 803 devoid of the oxide layer deposited in step 820 and ready for n+ diffusion.
As shown in
d and 8e describe steps for forming a conduit that extends through the total thickness of the wafer. As shown in
As known to persons of ordinary skill in the art, methods used to form holes in substrates comprise, but are not limited to, reactive ion etching (RIE), photo patterning, and laser-based techniques, such as laser ablation, laser micromachining, and laser scribing. Lasers offer considerable flexibility and precision focus, thereby making it an effective means for forming small diameter holes, such as micro-holes having diameter of the order of approximately 20 to 30 μm. Preferred apparatuses, methods or systems perform laser-scribing via a Yttrium-Aluminum-Garnet (YAG) solid state laser (Q switched or pulsed), for example Neodymium (Nd:YAG) laser, Erbium (Er:YAG) laser or Holmium (Ho:YAG) laser, operating at a suitable wavelength to form micro-structures, such as trenches, kerfs, or holes. In one preferred embodiment, to form the holes, a Nd:YAG laser having a suitable emitted beam wavelength and electrical efficiency is used.
In one embodiment, holes 805 are cut through the wafer using laser drilling, resulting in through hole 805, formed from inner side walls 806 of device wafer 801.
It should be noted herein that the reactive ion etching (RIE) and laser hole drilling processes are generally interchangeable. RIE is capable of achieving very small holes with smooth walls, approximately on the order of 20 μm in diameter. Laser hole drilling typically results in larger holes, with rough walls. The choice of process involves many factors, including cost, as the RIE process is generally more expensive than the laser hole drilling process. For the embodiments described herein, the appropriate hole formation method is outlined, and in some cases, are not limited to design specifications.
Referring now to
In step 850, as shown in
In
Referring to
In step 875, as shown in
In step 880, as shown in
Now referring to
The above discussion is aimed towards providing several exemplary embodiments incorporating the novel aspects of the present invention and it should be understood that the foregoing illustration is not the only application where the present invention can be reduced down to practice. The present invention can be suitably modified to incorporate other possible embodiments as well. The scope of the invention is defined solely by the accompanying claims and within the scope of the claims; the present invention can be employed in various other situations.
Number | Name | Date | Kind |
---|---|---|---|
3041226 | Pennington | Jun 1962 | A |
3713921 | Fleischer et al. | Jan 1973 | A |
3765969 | Kragness et al. | Oct 1973 | A |
3801390 | Lepselter et al. | Apr 1974 | A |
3808068 | Johnson et al. | Apr 1974 | A |
3887936 | Shannon et al. | Jun 1975 | A |
3895976 | Dumas | Jul 1975 | A |
3982269 | Torreno | Sep 1976 | A |
4079405 | Ohuchi | Mar 1978 | A |
4200472 | Chappell | Apr 1980 | A |
4210923 | North et al. | Jul 1980 | A |
4290844 | Rotolante et al. | Sep 1981 | A |
4616247 | Chang | Oct 1986 | A |
4857980 | Hoeberechts | Aug 1989 | A |
4874939 | Nishimoto et al. | Oct 1989 | A |
4887140 | Wang | Dec 1989 | A |
4904608 | Gentner et al. | Feb 1990 | A |
4904861 | Epstein et al. | Feb 1990 | A |
4998013 | Epstein et al. | Mar 1991 | A |
5040039 | Hattori | Aug 1991 | A |
5049962 | Huang et al. | Sep 1991 | A |
5053318 | Gulla et al. | Oct 1991 | A |
5144379 | Eshita et al. | Sep 1992 | A |
5214276 | Himoto et al. | May 1993 | A |
5237197 | Snoeys et al. | Aug 1993 | A |
5252142 | Matsuyama et al. | Oct 1993 | A |
5252851 | Mita | Oct 1993 | A |
5254480 | Tran | Oct 1993 | A |
5276955 | Noddin et al. | Jan 1994 | A |
5315148 | Fujimura | May 1994 | A |
5408122 | Reele | Apr 1995 | A |
5414295 | LeRoux | May 1995 | A |
5418396 | Mita | May 1995 | A |
5430321 | Effelsberg | Jul 1995 | A |
5446308 | Piccone et al. | Aug 1995 | A |
5446751 | Wake | Aug 1995 | A |
5501990 | Holm et al. | Mar 1996 | A |
5517052 | Ishaque | May 1996 | A |
5543736 | Gardner | Aug 1996 | A |
5576559 | Davis | Nov 1996 | A |
5599389 | Iwasaki | Feb 1997 | A |
5608237 | Aizawa | Mar 1997 | A |
5656508 | So et al. | Aug 1997 | A |
5670383 | Piccone | Sep 1997 | A |
5670817 | Robinson | Sep 1997 | A |
5698454 | Zommer | Dec 1997 | A |
5777352 | Reele | Jul 1998 | A |
5818096 | Ishibashi et al. | Oct 1998 | A |
5825047 | Ajisawa et al. | Oct 1998 | A |
5869834 | Wipenmyr | Feb 1999 | A |
5880482 | Adesida | Mar 1999 | A |
5889313 | Parker | Mar 1999 | A |
5914502 | Simmonet | Jun 1999 | A |
5923720 | Barton et al. | Jul 1999 | A |
5928438 | Salami et al. | Jul 1999 | A |
6027956 | Irissou | Feb 2000 | A |
6031254 | Quoirin | Feb 2000 | A |
6075275 | Irissou | Jun 2000 | A |
6144379 | Bertram | Nov 2000 | A |
6169319 | Malinovich | Jan 2001 | B1 |
6175141 | Hofbauer | Jan 2001 | B1 |
6204087 | Parker | Mar 2001 | B1 |
6218684 | Kuhara et al. | Apr 2001 | B1 |
6218704 | Brown | Apr 2001 | B1 |
6277668 | Goossen | Aug 2001 | B1 |
6303967 | Irissou | Oct 2001 | B1 |
6326300 | Liu et al. | Dec 2001 | B1 |
6326649 | Chang et al. | Dec 2001 | B1 |
6352517 | Flock et al. | Mar 2002 | B1 |
6399991 | Ando | Jun 2002 | B1 |
6426991 | Mattson et al. | Jul 2002 | B1 |
6438296 | Kongable | Aug 2002 | B1 |
6458619 | Irissou | Oct 2002 | B1 |
6483130 | Yang | Nov 2002 | B1 |
6489635 | Sugg | Dec 2002 | B1 |
6504158 | Possin | Jan 2003 | B2 |
6504178 | Carlson | Jan 2003 | B2 |
6507050 | Green | Jan 2003 | B1 |
6510195 | Chappo et al. | Jan 2003 | B1 |
6512809 | Doubrava et al. | Jan 2003 | B2 |
6541836 | Iwanczyk | Apr 2003 | B2 |
6546171 | Fukutomi | Apr 2003 | B2 |
6569700 | Yang | May 2003 | B2 |
6593636 | Bui et al. | Jul 2003 | B1 |
6667528 | Cohen | Dec 2003 | B2 |
6670258 | Carlson et al. | Dec 2003 | B2 |
6690078 | Irissou | Feb 2004 | B1 |
6734416 | Carlson et al. | May 2004 | B2 |
6762473 | Goushcha | Jul 2004 | B1 |
6772729 | Brosseau et al. | Aug 2004 | B2 |
6815790 | Bui | Nov 2004 | B2 |
6826080 | Park et al. | Nov 2004 | B2 |
6853046 | Shibayama | Feb 2005 | B2 |
7019338 | Ballon | Mar 2006 | B1 |
7057254 | Bui et al. | Jun 2006 | B2 |
7112465 | Goushcha et al. | Sep 2006 | B2 |
7161155 | Deych | Jan 2007 | B1 |
7198972 | Sato | Apr 2007 | B2 |
7242069 | Bui | Jul 2007 | B2 |
7256470 | Bui et al. | Aug 2007 | B2 |
7279731 | Bui et al. | Oct 2007 | B1 |
7560791 | Wilson et al. | Jul 2009 | B2 |
7576369 | Bui et al. | Aug 2009 | B2 |
7579666 | Bui et al. | Aug 2009 | B2 |
7622785 | Sasagawa | Nov 2009 | B2 |
7649236 | Fujii | Jan 2010 | B2 |
7655999 | Bui et al. | Feb 2010 | B2 |
7656001 | Bui et al. | Feb 2010 | B2 |
7728367 | Bui et al. | Jun 2010 | B2 |
7898055 | Bui et al. | Mar 2011 | B2 |
7968964 | Bui et al. | Jun 2011 | B2 |
8035183 | Bui et al. | Oct 2011 | B2 |
8049294 | Bui et al. | Nov 2011 | B2 |
8120023 | Bui et al. | Feb 2012 | B2 |
8278729 | Bui et al. | Oct 2012 | B2 |
8519503 | Bui et al. | Aug 2013 | B2 |
20010034105 | Carlson | Oct 2001 | A1 |
20020020893 | Lhorte | Feb 2002 | A1 |
20020056845 | Iguchi et al. | May 2002 | A1 |
20020148967 | Iwanczyk | Oct 2002 | A1 |
20030116187 | Husher | Jun 2003 | A1 |
20040104351 | Shibayama | Jun 2004 | A1 |
20040113185 | Shibayama | Jun 2004 | A1 |
20040129991 | Lai | Jul 2004 | A1 |
20040135170 | Menard | Jul 2004 | A1 |
20040206886 | Carlson et al. | Oct 2004 | A1 |
20040222358 | Bui et al. | Nov 2004 | A1 |
20040222482 | Bui et al. | Nov 2004 | A1 |
20040241897 | Rhee et al. | Dec 2004 | A1 |
20040262652 | Goushcha et al. | Dec 2004 | A1 |
20050082640 | Takei | Apr 2005 | A1 |
20050184354 | Chu | Aug 2005 | A1 |
20050186754 | Kim | Aug 2005 | A1 |
20060220078 | Bui et al. | Oct 2006 | A1 |
20060255420 | Bui et al. | Nov 2006 | A1 |
20060278896 | Inoue | Dec 2006 | A1 |
20060278898 | Shibayama | Dec 2006 | A1 |
20070090394 | Bui et al. | Apr 2007 | A1 |
20070257329 | Bui et al. | Nov 2007 | A1 |
20070278534 | Bui et al. | Dec 2007 | A1 |
20070296005 | Bui et al. | Dec 2007 | A1 |
20080067622 | Bui et al. | Mar 2008 | A1 |
20080099871 | Bui et al. | May 2008 | A1 |
20080128846 | Bui et al. | Jun 2008 | A1 |
20080277753 | Bui et al. | Nov 2008 | A1 |
20080299698 | Wilson et al. | Dec 2008 | A1 |
20100084730 | Bui et al. | Apr 2010 | A1 |
20100155874 | Bui et al. | Jun 2010 | A1 |
20110079728 | Garcia | Apr 2011 | A1 |
20120086097 | Bui et al. | Apr 2012 | A1 |
20140093994 | Bui et al. | Apr 2014 | A1 |
Number | Date | Country |
---|---|---|
0 347 157 | Dec 1989 | EP |
0 436282 | Jul 1991 | EP |
0 723 301 | May 1997 | EP |
1 069 626 | Jan 2001 | EP |
1 205 983 | May 2002 | EP |
WO0052766 | Sep 2000 | WO |
Entry |
---|
Y. Atatsu, Y. Muramoto, K. Kato, M. Ikeda, M. Ueki, A. Kozen, T. Kurosaki, K. Kawano, and J. Yoshida, “Long-wavelength multimode waveguide photodiodes suitable for hybrid optical module integrated with planar lightwave circuit”, Electron. Lett., vol. 31, pp. 2098-2100, 1995. |
Fukano et al., “High-REsponsivity and Low-Operation-Voltage Edge-Illuminated Refracting-Facet Photodiodes with Large Alignment Tolerance for Single-Mode Fiber”, Journal of Lightwave Technology, vol. 16, No. 5, May 1997. |
Number | Date | Country | |
---|---|---|---|
20140093994 A1 | Apr 2014 | US |