Claims
- 1. A frontside contact on a silicon-on-insulator substrate, comprising in combination:a contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer; and a connection polysilicon providing a connection between the substrate layer and the contact plug, wherein the connection provides a means to bias the substrate layer.
- 2. The contact of claim 1, wherein the contact plug is a metal.
- 3. The contact of claim 2, wherein the metal is tungsten.
- 4. The contact of claim 1, wherein the substrate layer has a doped region below the hole.
- 5. The contact of claim 4, wherein the doped region is doped with a P+ implant.
- 6. The contact of claim 5, wherein the P+ implant is substantially an implant of 1.25×1015 atoms/cm2 at 70 keV.
- 7. The contact of claim 4, wherein the doped region is doped with an N+ implant.
- 8. The contact of claim 4, wherein the doped region provides an electrical connection between the silicon substrate layer and the connection polysilicon.
- 9. The contact of claim 4, wherein, the connection polysilicon substantially contacts the doped region in the substrate layer.
- 10. The contact of claim 1, wherein a metal pad is substantially located above the contact plug.
- 11. The contact of claim 1, wherein a silicide is substantially located between the connection polysilicon and the contact plug.
- 12. The contact of claim 1 wherein a contact dielectric layer is substantially located above the field oxide layer.
- 13. The contact of claim 1, further comprising at least one spacer disposed in the hole, wherein the at least one spacer is composed of borosilicate glass to provide additional doping.
- 14. A frontside contact on a silicon-on-insulator substrate, comprising in combination:a contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer; at least one spacer disposed in the hole to provide additional doping; and a connection polysilicon providing a connection between the substrate layer and the contact plug, wherein the connection provides a means to bias the substrate layer.
- 15. The contact of claim 14, wherein the at least one spacer is composed of borosilicate glass.
- 16. The contact of claim 14, wherein the contact plug is a metal.
- 17. The contact of claim 16, wherein the metal is tungsten.
- 18. The contact of claim 14, wherein the substrate layer has a doped region below the hole.
- 19. The contact of claim 18, wherein the doped region is doped with a P+ implant.
- 20. The contact of claim 19, wherein the P+ implant is substantially an implant of 1.25×1015 atoms/cm2 at 70 keV.
- 21. The contact of claim 18, wherein the doped region provides an electrical connection between the silicon substrate layer and the connection polysilicon.
- 22. The contact of claim 18, wherein the connection polysilicon substantially contacts the doped region in the substrate layer.
- 23. The contact of claim 14, wherein a metal pad is substantially located above the contact plug.
- 24. The contact of claim 14, wherein a silicide is substantially located between the connection polysilicon and the contact plug.
- 25. The contact of claim 14, wherein a contact dielectric layer is substantially located above the field oxide layer.
- 26. A frontside contact on a silicon-on-insulator substrate, comprising in combination:a tungsten contact plug, wherein a metal pad is located substantially above the tungsten contact plug; a plurality of semiconductor layers including at least a field oxide layer and a buried oxide layer, wherein a hole is etched through the field oxide layer and the buried oxide layer exposing a substrate layer, wherein the substrate layer has a P+ implant region below the hole that is substantially doped with an implant of 1.25×1015 atoms/cm2 at 70 keV, and wherein a contact dielectric layer is substantially located above the field oxide layer; and a connection polysilicon providing a connection between the doped region of the substrate layer and the tungsten contact plug, wherein a silicide is substantially located between the connection polysilicon and the tungsten contact plug, and wherein the connection provides a means to bias the substrate layer.
- 27. The contact of claim 26, further comprising at least one spacer disposed in the hole, wherein the at least one spacer is composed of borosilicate glass to provide additional doping.
RELATED APPLICATION
This application claims priority to and incorporates by reference U.S. Provisional Application Ser. No. 60/275,764 filed Mar. 14, 2001.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5049521 |
Belanger et al. |
Sep 1991 |
A |
5314841 |
Brady et al. |
May 1994 |
A |
5569621 |
Yallup et al. |
Oct 1996 |
A |
5610083 |
Chan et al. |
Mar 1997 |
A |
6300666 |
Fechner et al. |
Oct 2001 |
B1 |
6355511 |
Lukanc et al. |
Mar 2002 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
2 346 260 |
Aug 2000 |
GB |
9 153468 |
Jun 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
U.S. patent application Ser. No. 09/163,687, Fechner et al., filed Sep. 30, 1998. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/275764 |
Mar 2001 |
US |