Claims
- 1. A method for fabricating a semiconductor circuit, said method comprising the steps of:
- (a) fabricating a first interconnect having a first end, said first interconnect having a length greater than twice its depth;
- (b) fabricating a second interconnect having a first end, said second interconnect having a length greater than twice its depth, said first end of said second interconnect disposed toward said first end of said first interconnect; and
- (c) fabricating a fusible conductor atop said first and second interconnects, said fusible conductor having a length less than 15 microns.
- 2. The fabrication method of claim 1 wherein said first and second interconnects comprise tungsten.
- 3. The fabrication method of claim 1 wherein said first and second interconnects comprise tungsten and wherein said first and second interconnects are processed with a chemical-mechanical polish to achieve a high top surface planarity.
- 4. The fabrication method of claim 1 wherein said first and second interconnects are coupled to said semiconductor circuit.
- 5. A method for fabricating a semiconductor device, said method comprising the steps of:
- (a) providing a semiconductor device, said semiconducting device including a plurality of fusible links, each of said fusible links comprising:
- (i) first and second interconnects, said interconnects having a length greater than twice their depth and having first ends disposed toward each other and separated by an insulator region and having second ends disposed to contact the semiconductor device; and
- (ii) a fusible conductor disposed on top of said insulator region and contacting said first ends of said interconnects;
- (b) selectively blowing at least one of said plurality of fusible links.
- 6. The fabrication method of claim 1 wherein said first and second interconnects each have a length between 4 and 30 microns.
- 7. The fabrication method of claim 1 wherein said first and second interconnects each have a length between 6 and 20 microns.
- 8. The fabrication method of claim 1 wherein said first and second interconnects each have a length between 8 and 14 microns.
- 9. The fabrication method of claim 1 wherein said fusible conductor has a length less than 10 microns.
- 10. The fabrication method of claim 1 wherein said fusible conductor has a length less than 6 microns.
- 11. The fabrication method of claim 1 wherein said fusible link is designed to be blown by the application of a laser strike, and wherein the laser strike impacts a laser strike region, and wherein said fusible conductor is chosen such that it fits entirely within said laser strike region.
- 12. The fabrication method of claim 5 wherein said first and second interconnects each have a length between 4 and 30 microns.
- 13. The fabrication method of claim 5 wherein said first and second interconnects each have a length between 6 and 20 microns.
- 14. The fabrication method of claim 5 wherein said first and second interconnects each have a length between 8 and 14 microns.
- 15. The fabrication method of claim 5 wherein said fusible conductor has a length less than 10 microns.
- 16. The fabrication method of claim 5 wherein said fusible conductor has a length less than 6 microns.
- 17. The fabrication method of claim 5 wherein said fusible link is designed to be blown by the application of a laser strike, and wherein the laser strike impacts a laser strike region, and wherein said fusible conductor is chosen such that it fits entirely within said laser strike region.
Parent Case Info
This application is a divisional of application Ser. No. 08/563,691, filed Nov. 28, 1995, now U.S. Pat. No. 5,760,674.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4774561 |
Takagi |
Sep 1988 |
|
5618750 |
Fukura et al. |
Apr 1997 |
|
Non-Patent Literature Citations (3)
Entry |
Stanley Wolf Ph.D. and Richard N. Tauber Ph.D. in Silicon Processing for the VLSI Era, vol. 1: Process Technology, Lattice Press, 1986. |
Stanley Wolf Ph.D. in Silicon Processing for the VLSI Era, vol. 2: Process Integration, Lattice Press, 1990. |
Minimum Groundrule, Electrically Blown Tungsten/Aluminum Fuse by Electromigration, IBM Technical Bulletin, vol. 31, No. 5, Oct. 1988. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
563691 |
Nov 1995 |
|