Stanley Wolf Ph.D and Richard N. Tauber Ph.D. in Silicon Processing for the VLSI Era, vol. 1: Process Technology, Lattice Press, 1986, pp. 280-281.* |
C.T. Liu, et al., “High Performance 0.2 μm CMOS with 25 Å Gate Oxide Grown on Nitrogen Implanted Si Substrates,” IEDM, pp. 96-499, 1996. |
Hyeon-Seag Kim, et al., Electrical Reliability of Metal-Organic Chemical Vapor Deposited High Permittivity TiO2 Dielectric Metal-Oxide-Semiconductor Field Effect Transistors, IEEE, pp. 90-96, 1997. |
C.T. Liu, et al., Multiple Gate Oxide Thickness for 2GHz System-on-A-Chip Technologies, IEDM, pp. 589-592, 1998. |
Manchanda, L., “Gate Quality Doped High K Films for CMOS Beyond 100nm: 3—10nm A12O3 with Low Leakage and Low Interface States,” IEDM, pp. 605-608, 1998. |
Mukesh Khare, et al., “Extending scaling limit of tunnel oxide by the use of nitride/oxynitride iin flash memory devices,” IEEE; Non-Volatile Semiconductor Memory Workshop, pp. 95-97, 1998. |
Hyeon-Seag Kim, et al., “Determination of effects of deposition and anneal properties for tetranitratotitanium deposited Ti02 dielectrics,” Journal of Applied Physics, 85(5):1-4, Mar. 1, 1999. |
S.E. Thompson, “Transistor Structures and Advanced Front End Processing for ULSI,” 1998 Symposium on VLSI Technology, Honolulu, Hawii, Jun. 8, 1998. |
Xin Guo, et al., “High Quality Ultra-thin Ti02Si3N4 Gate Dielectric for Giga Scale MOS Technology,” IEEE: Non-Volatile Semiconductor Memory Workshop, 1998. |
Donggun Park, et al., “Si/Ta205/TiN Gate-Stack Transistor with 1.8nm Equivalent Si02 Thickness,” IEEE: Non-Volatile Semiconductor Memory Workshop, 1998. |
B. Ho, et al., “A 1.1 nm Oxide Equivalent Gate Insulator Formed Using TiO2 on Nitrided Silicon,” IEEE: Non-Volatile Semiconductor Memory Workshop (1998). |