Claims
- 1. A circuit arrangement for generating a clock signal of a predetermined frequency for a smart card interface which couples data from a smart card to a device, the data being transferred at a predetermined data rate, the arrangement comprising means for deriving the smart card interface clock signal from a smart card clock signal coupled to the arrangement, such that the frequency of the smart card interface clock signal and the data rate are of a predetermined ratio;
- wherein said deriving means comprises gating means for outputting selective pulses of the smart card clock signal to serve as said smart card interface clock signal;
- said deriving means of the arrangement comprises a phase locked loop and at least one counter coupled to an input thereof, said one counter dividing a frequency of said smart card clock signal to output an input signal to said phase locked loop, the phase locked loop including said gating means, said one counter having a predetermined coefficient to provide said predetermined ratio;
- said phase locked loop is a digitally operated phase locked loop responsive to a drive clock signal, said arrangement further comprising a second counter for dividing the frequency of said smart card clock signal to output said drive clock signal; and
- said phase locked loop has a locking range inversely proportional to a frequency division ratio of said second counter, the frequency division ratio of said one counter placing a frequency of said input signal to said phase locked loop within said locking range.
- 2. An arrangement according to claim 1 wherein said grating means provides the function of a voltage controlled oscillator, and the phase locked loop comprises a phase detector with said gating means being coupled thereto, the output of said gating means is fed back to a first input of the phase detector, said one counter being coupled to a second input of the phase detector for coupling said input signal as a reference signal thereto, the reference signal being outputted by said one counter and being derived from the smart card clock signal and having a frequency which is a multiple of the smart card clock signal frequency;
- wherein the arrangement further comprises a third counter coupled to the output of the gating means to derive the smart card interface clock signal from the gating means output and having a frequency which is a multiple of the frequency of the gating means output, and such that the smart card interface clock signal frequency and the data rate have the predetermined ratio.
- 3. An arrangement according to claim 2 wherein the gating means divides the reference signal by four when the reference signal is locked to the feedback frequency.
- 4. An arrangement according to claim 1 wherein the predetermined ratio is chosen such that the smart card interface clock signal is sixteen times the data rate.
- 5. An arrangement according to claim 1 wherein the ratio of the smart card clock signal frequency to the data rate is 2.sup.n, where n is a whole number.
Priority Claims (1)
Number |
Date |
Country |
Kind |
913108 |
Jun 1991 |
FIX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/899,721 filed on Jun. 17, 1992.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
913108 |
Jul 1992 |
FIX |
2613101 |
Sep 1988 |
FRX |
8802532 |
May 1990 |
NLX |
8502275 |
May 1985 |
WOX |
Non-Patent Literature Citations (2)
Entry |
"Gear-Shifted Phase-Locked Oscillator"-IBM Technical Disclosure Bulletin (vol. 14, No. 9, Feb. 1972)-D. J. Malone. |
IBM Technical Disclosure Bulletin vol. 30, No. 1, Jun. 1987 New York US, pp. 26-27. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
899721 |
Jun 1992 |
|