Claims
- 1. A heterojunction bipolar transistor, comprising:
- a semi-insulating substrate;
- a doped, semiconductive, collector contact layer formed in the surface of said semi insulating substrate;
- a doped, collector layer including a semiconductive, electrically active region formed over and in contact with said doped, semiconductive, collector contact layer, and a semi-insulative, electrically inactive region abutting said electrically active region of said doped, collector layer said semi-insulative electrically inactive region of said collector layer, formed over and in contact with an undoped region of the semi-insulating substrate;
- a collector electrode formed over and in contact with said collector contact layer;
- a semiconductive base layer including; a first electrically active region formed over said electrically active region of said collector layer, and a second electrically active region abutting said first electrically active region of said semiconductive base layer formed over and in contact with said semi-insulative electrically inactive region of said collector layer;
- a semiconductive emitter layer formed over and in contact with said first electrically active region of said base layer;
- a base electrode formed over and in contact with said second electrically active region of said base layer; and
- an emitter electrode formed over and in contact with said semiconductive emitter layer.
- 2. A transistor as in claim 1, in which the collector contact layer is implanted into the substrate.
- 3. A heterojunction bipolar transistor as in claim 1, further comprising a extension of collector contact layer extending laterally from under said said collector contact layer under said electrically inactive region of said collector layer.
- 4. A transistor as in claim 3, in which the collector contact layer and extension are implanted into the substrate.
- 5. A transistor as in claim 1, further comprising a ballast resistor layer formed between the emitter layer and the emitter contact layer.
- 6. A transistor as in claim 1, in which the substrate, collector contact layer, collector layer and base layer are formed of gallium arsenide, and the emitter layer is formed of aluminum gallium arsenide.
- 7. A transistor as in claim 6, further comprising a ballast resistor layer formed of gallium arsenide between the emitter layer and emitter contact layer.
- 8. A doped, semiconductive, collector contact layer as in claim 1 wherein said electrically active region is conductive.
- 9. A doped, semiconductive, collector contact layer as in claim 1 wherein said electrically active region is capacitatively coupled to said base layer.
- 10. A doped, collector layer as in claim 1 wherein said semiconductive, electrically active region is conductive.
- 11. A doped, collector layer as in claim 1 wherein said semiconductive, electrically active region is capacitatively coupled to said base layer.
- 12. A semiconductive, base layer as in claim 1 wherein said first electrically active region is conductive.
- 13. A semiconductive, base layer as in claim 1 wherein said first electrically active region is capacitatively coupled to said collector contact layer.
- 14. A semiconductive, base layer as in claim 1, wherein said second electrically active region is conductive.
- 15. A semiconductive, base layer as in claim 1, wherein said second electrically active region is capacitatively coupled to said collector layer.
- 16. A distributed amplifier, comprising:
- a substrate;
- a plurality of heterojunction bipolar transistors formed on said substrate, each of said transistors including:
- a doped, semiconductive, collector contact layer formed in the surface of said semi-insulating substrate;
- a doped, collector layer including a semiconductive, electrically active region formed over and in contact with said doped, semiconductive, collector contact layer, and a semi-insulative, electrically inactive region abutting said electrically active region of said doped, collector layer said semi-insulative electrically inactive region of said collector layer, formed over and in contact with an undoped region of the semi-insulating substrate,
- a collector electrode formed over and in contact with of said collector contact layer;
- a semiconductive base layer including; a first electrically active region formed over said electrically active region of said collector layer, and a second electrically active region abutting said first electrically active region of said semiconductive base layer formed over and in contact with said semi-insulative electrically inactive region of said collector layer;
- a semiconductive emitter layer formed over and in contact with said first electrically active region of said base layer;
- a base electrode formed over and in contact with said second electrically active region of said base layer; and
- an emitter electrode formed over and in contact with said semiconductive emitter layer;
- an electrically conductive collector bus extending over and electrically interconnecting said electrically inactive regions of said collector contact layers of said transistors;
- an electrically conductive base bus extending over and electrically interconnecting said emitter layers of said transistors;
- the geometry of the collector, base and emitter busses being designed such that the phase velocity of an electromagnetic wave propagating along said busses has a substantially constant phase velocity.
- 17. A transistor as in claim 1, in which each transistor further comprises a ballast resistor layer formed between the emitter layer thereof and the emitter bus.
- 18. A doped semiconductive collector contact layer as in claim 16 wherein said electrically active region is conductive.
- 19. A doped semiconductive collector contact layer as in claim 16 wherein said electrically active region is capacitatively coupled to said base layer.
- 20. A doped, collector layer as in claim 16 wherein said semiconductive, electrically active region is conductive.
- 21. A doped, collector layer as in claim 16 wherein said semiconductive, electrically active region is capacitatively coupled to said base layer.
- 22. A semiconductive base layer as in claim 16, wherein said first electrically active region is conductive.
- 23. A semiconductive base layer as in claim 16, wherein said first electrically active region is capacitatively coupled to said collector contact layer.
- 24. A semiconductive base layer as in claim 16, wherein said second electrically active region is conductive.
- 25. A semiconductive base layer as in claim 16, wherein said second electrically active region is capacitatively coupled to said collector layer.
Parent Case Info
This is a continuation of application Ser. No. 07/697,379 filed May 9, 1991, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4380774 |
Yoder |
Apr 1983 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
60-7771 |
Jan 1985 |
JPX |
61-182257 |
Aug 1986 |
JPX |
63-318778 |
Dec 1988 |
JPX |
1-233770 |
Sep 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"High-Performance AlGaAs/GaAs HBT's Utilizing Proton-Implanted Buried Layers and Highly Doped Base Layers", Nakajima et al. IEEE Trans on Elect. Dev. Dec. 1987 pp. 2393-2395. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
697379 |
May 1991 |
|