Claims
- 1. A field effect transistor comprising:
- a gate electrode;
- a pair of main electrodes;
- a first semiconductor layer generating a two-dimensional electron gas to electrically connect said pair of main electrodes to each other, and an electron density of said two-dimensional electron gas varying with a gate voltage applied to said gate electrode;
- a second semiconductor layer on said first semiconductor layer, a thickness of said second semiconductor layer being determined such that said second semiconductor layer being depleted at any gate voltage falling within a predetermined gate voltage range, and said second semiconductor layer supplying electrons to said first semiconductor layer; and
- a third semiconductor layer between said second semiconductor layer and said gate electrode, said third semiconductor layer having an electron mobility greater than an electron mobility of said second semiconductor layer, said third semiconductor layer providing a conduction path parallel to said two-dimensional electron gas when said gate voltage is higher than a predetermined gate voltage which causes said electron density of said two-dimensional electron gas to reach a maximum.
- 2. The field effect transistor as set forth in claim 1, wherein said first semiconductor layer is non-doped GaAs, said second semiconductor layer is N-doped AlGaAs, and said third semiconductor layer is N-doped GaAs.
- 3. The field effect transistor as set forth in claim 1, wherein said first semiconductor layer is non-doped InGaAs, said second semiconductor layer is N-doped AlGaAs, and said third semiconductor layer is a N-doped InGaAs layer and a N-doped GaAs layer.
- 4. The field effect transistor as set forth in claim 1, wherein a thickness of said second semiconductor layer is smaller than 200 angstroms.
- 5. The field effect transistor as set forth in claim 1, wherein said thickness of said second semiconductor layer is smaller than a minimum total thickness of a first depletion layer and a second depletion layer, said first depletion layer extending from an interface to said first semiconductor layer into said second semiconductor layer, and said second depletion layer extending from an interface to said third semiconductor layer into said second semiconductor layer.
- 6. The field effect transistor as set forth in claim 5, wherein said minimum total thickness is approximately 200 angstroms.
- 7. A semiconductor device comprising:
- a semi-insulating substrate;
- a channel layer formed on said semi-insulating substrate, where a two-dimensional electron gas is generated as a channel;
- an electron supply layer on said channel layer, for supplying electrons to the channel layer, a thickness of said electron supply layer being determined such that said electron supply layer is depleted at any control bias voltage falling within a predetermined bias voltage range;
- a current path layer on said electron supply layer, said current path layer having an electron mobility greater than an electron mobility of said electron supply layer, said current path layer providing a current path parallel to said channel when said electron density of said two-dimensional electron gas reaches a maximum;
- a control electrode on said current path layer, a control voltage applied to said control electrode controlling an electron density of said two-dimensional electron gas generated in said channel layer; and
- a pair of main electrodes electrically connected to said two-dimensional electron gas and said current path, a main current flowing between said control electrode through said two-dimensional electron gas when said electron density of said two-dimensional electron gas is not saturated, and said main current flowing between said control electrode through both said two-dimensional electron gas and said current path when said electron density of said two-dimensional electron gas is saturated.
- 8. The semiconductor device as set forth in claim 7, wherein said channel layer is non-doped GaAs, said electron supply layer is N-doped AlGaAs, and said current path layer is N-doped GaAs.
- 9. The semiconductor device as set forth in claim 7, wherein said channel layer is non-doped InGaAs, said electron supply layer is N-doped AlGaAs, and said current path layer is a N-doped InGaAs layer and a N-doped GaAs layer.
- 10. The semiconductor device as set forth in claim 7, wherein a thickness of said electron supply layer is smaller than 200 angstroms.
- 11. The semiconductor device as set forth in claim 7, wherein a thickness of said electron supply layer is smaller than a minimum total thickness of a first depletion layer and a second depletion layer, said first depletion layer extending from an interface to said channel layer into said electron supply layer, and said second depletion layer extending from an interface to said current path layer into said electron supply layer.
- 12. The semiconductor device as set forth in claim 11, wherein said minimum total thickness is approximately 200 angstroms.
- 13. A field effect transistor comprising:
- a gate electrode;
- a pair of main electrodes;
- a first semiconductor layer generating a two-dimensional electron gas to electrically connect said pair of main electrodes to each other, and an electron density of said two-dimensional electron gas varying with a gate voltage applied to said gate electrode, said first semiconductor layer being a non-doped compound semiconductor;
- a second semiconductor layer on said first semiconductor layer, including a N-doped compound semiconductor, said second semiconductor layer having a thickness smaller than 200 angstroms such that said second semiconductor layer is depleted at any gate voltage within a predetermined gate voltage range, and said second semiconductor layer supplying electrons to said first semiconductor layer;
- a third semiconductor layer between said second semiconductor layer and said gate electrode, said third semiconductor layer being a N-doped compound semiconductor and having an electron mobility greater than an electron mobility of said second semiconductor layer, said third semiconductor layer providing a conduction path parallel to said two-dimensional electron gas when said gate voltage is higher than a certain gate voltage which causes said electron density of said two-dimensional electron gas to reach a maximum, and said gate electrode being located at a predetermined position on said third semiconductor layer.
- 14. The field effect transistor as set forth in claim 13, wherein said first semiconductor layer is non-doped GaAs, said second semiconductor layer is N-doped AlGaAs, and said third semiconductor layer is N-doped GaAs.
- 15. The field effect transistor as set forth in claim 13, wherein said first semiconductor layer is non-doped InGaAs, said second semiconductor layer is N-doped AlGaAs, and said third semiconductor layer is a N-doped InGaAs layer and a N-doped GaAs layer.
- 16. A semiconductor device comprising:
- a semi-insulating substrate;
- a channel layer on said semi-insulating substrate, said channel layer being a non-doped compound semiconductor with a two-dimensional electron gas being generated as a channel;
- an electron supply layer on said channel layer, said electron supply layer being a N-doped compound semiconductor for supplying electrons to the channel layer, said electron supply layer having a thickness smaller than 200 angstroms such that said electron supply layer being depleted at any control voltage falling within a predetermined voltage range;
- a current path layer on said electron supply layer, said current path layer being a N-doped compound semiconductor and having an electron mobility greater than an electron mobility of said electron supply layer, said current path layer providing a current path parallel to said channel when said electron density of said two-dimensional electron gas reaches a maximum;
- a control electrode on said current path layer, with a control voltage applied to said control electrode controlling an electron density of said two-dimensional electron gas generated in said channel layer; and
- a pair of main electrodes electrically connected to said two-dimensional electron gas and said current path, with a main current flowing between said control electrode through said two-dimensional electron gas when said electron density of said two-dimensional electron gas is not saturated, and said main current flowing between said control electrode through said two-dimensional electron gas and said current path when said electron density of said two-dimensional electron gas is saturated.
- 17. The semiconductor device as set forth in claim 16, wherein said channel layer is non-doped GaAs, said electron supply layer is N-doped AlGaAs, and said current path layer is N-doped GaAs.
- 18. The semiconductor device as set forth in claim 16, wherein said channel layer is non-doped InGaAs, said electron supply layer is N-doped AlGaAs, and said current path layer is a N-doped InGaAs layer and a N-doped GaAs layer.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 5-177230 |
Jun 1993 |
JPX |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 08/263,577 filed Jun. 22, 1994, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (3)
| Number |
Date |
Country |
| 62-16577 |
Jan 1987 |
JPX |
| 63-211770 |
Sep 1988 |
JPX |
| 2-113540 |
Apr 1990 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
263577 |
Jun 1994 |
|