Claims
- 1. A contact structure for a lateral pnp semiconductor device having a base of a n conductivity type formed in a substrate, an emitter and a collector formed in said substrate, having on a surface of the substrate an exposed area of the base, comprising:
- a first doped polysilicon layer of said n conductivity type on the surface of said substrate above said exposed area; and
- an oxide layer disposed between said exposed area and said first doped polysilicon layer whereby impurities contained in said doped layer are prevented from diffusing into the base across the exposed area.
- 2. The invention of claim 1 wherein said contact structure further comprises:
- a layer of refractory metal deposited over said first doped polysilicon layer.
- 3. A semiconductor device on an integrated circuit substrate comprising:
- a collector of a first conductivity type;
- an emitter of said first conductivity type;
- a base of a second conductivity type disposed between said collector and said emitter and having an exposed base area along a surface of said substrate;
- a buried layer, of a second conductivity type wherein selected portions of said buried layer contact said base and wherein a portion of said buried layer contacts the surface of said substrate;
- an isolation region wherein said base, said buried layer, said emitter and said collector are isolated at least from other regions of said substrate;
- a first polysilicon region in contact with said buried layer where said buried layer contacts the surface of said substrate and wherein a base contact is formed;
- a second polysilicon region on the surface of said substrate which contacts said emitter and wherein an emitter contact is formed;
- a third polysilicon region on the surface of said substrate which contacts said collector and wherein a collector contact is formed;
- a fourth doped polysilicon region opposite the portion of said base which contacts the exposed base area and wherein an interconnect is formed; and
- a first oxide layer disposed between said fourth polysilicon layer and said surface of said substrate along the exposed base area whereby impurities contained in said fourth polysilicon layer are prevented from diffusing into the base across the exposed base area.
- 4. The invention of claim 3 wherein:
- the first conductivity type is a P type material; and
- the second conductivity type is an N type material.
- 5. The invention of claim 4 wherein:
- said first polysilicon region and fourth doped polysilicon region contain N type dopants; and
- said second polysilicon region and third polysilicon region contain P type dopants.
- 6. The invention of claim 3 further comprising:
- a layer of refractory metal on top of all of said first, second, third and fourth polysilicon regions.
- 7. The invention of claim 3 further comprising:
- a layer of refractory metal on top of at least one of said first, second, third and fourth polysilicon regions.
Parent Case Info
This is a continuation of application Ser. No. 07/627,127, filed Dec. 13, 1990, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (6)
Number |
Date |
Country |
316988 |
May 1989 |
EPX |
361589 |
Apr 1990 |
EPX |
0161667 |
Aug 1985 |
JPX |
0196971 |
Oct 1985 |
JPX |
0082560 |
Mar 1989 |
JPX |
0110771 |
Apr 1989 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Bhattacharyya et al., "Dual Base Lateral Bipolar Transistor", IBM Technical Disclosure Bulletin, vol. 20 No. 4, Sep. 1977. |
Wieder, "Processing for a Lateral PNP Transistor in the Submicron Range", IBM Technical Disclosure Bulletin, vol. 21 No. 10, Mar. 1979. |
IBM Corp. Technical Disclosure Bulletin, "Enclosed Lateral PNP Transistor", vol. 29 No. 3, Aug. 1986. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
627127 |
Dec 1990 |
|