Claims
- 1. A device array comprising:a plurality of split-gate transistors, each of said split-gate transistors having a floating gate, a dielectric layer, and a control gate in a stacked and generally U-shaped configuration, wherein a direction from a first generally vertical portion of a given U-shaped configuration to a second generally vertical portion of said given U-shaped configuration is generally parallel to a direction of a word line of said device array.
- 2. The device array of claim 1 further comprising:a plurality of isolation bars separating each of said plurality of split-gate transistors.
- 3. The device array of claim 1, wherein a direction from a first generally vertical portion of a given U-shaped configuration to a second generally vertical portion of said given U-shaped configuration is generally perpendicular to a direction of a bit line of said device array.
- 4. The device array of claim 1, wherein a generally horizontal portion of each of said U-shaped configurations is directly adjacent to a source/drain region of said device array.
- 5. The device array of claim 1, wherein a generally vertical portion of each of said U-shaped configurations is adjacent to an isolation bar of said device array.
- 6. A device array, comprising:a plurality of split-gate transistors, each of said split-gate transistors having a floating gate, a dielectric layer and a control gate in a stacked and generally U-shaped configuration, wherein a direction from a first generally vertical portion of a given U-shaped configuration to a second generally vertical portion of said given U-shaped configuration is generally parallel to a direction of a word line of said device array and generally perpendicular to a direction of a bit line of said device array; a generally horizontal portion of said given U-shaped configuration is directly adjacent to a first source/drain region of a split-gate transistor associated with said given U-shaped configuration; said first source/drain region is separated from an adjacent second source/drain region in a direction parallel with said word line direction by an isolation bar, and wherein said first source/drain region is separated from an adjacent third source/drain region in a direction parallel with said bit line direction by said given U-shaped configuration.
- 7. A split-gate transistor comprising:a floating gate; a dielectric layer on top of said floating gate; and a control gate on top of said dielectric layer, wherein each of said floating gate, dielectric layer, and control gate have a generally U-shaped configuration.
- 8. A split-gate transistor comprising:a floating gate; a dielectric layer on top of said floating gate; and a control gate on top of said dielectric layer, wherein each of said floating gate, dielectric layer, and control gate have a generally U-shaped configuration, and wherein at least a first substantially vertical portion of said generally U-shaped floating gate runs in a direction substantially perpendicular to a second substantially horizontal portion of said generally U-shaped floating gate.
Parent Case Info
This application is a continuation of application Ser. No. 09/285,667, filed Apr. 5, 1999, now U.S. Pat. No. 6,323,085 the entire content of which is incorporated herein by reference.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/285667 |
Apr 1999 |
US |
Child |
09/976000 |
|
US |