High-mobility multiple-gate transistor with improved on-to-off current ratio

Information

  • Patent Grant
  • 10109748
  • Patent Number
    10,109,748
  • Date Filed
    Monday, February 27, 2017
    7 years ago
  • Date Issued
    Tuesday, October 23, 2018
    6 years ago
Abstract
A multi-gate transistor includes a semiconductor fin over a substrate. The semiconductor fin includes a central fin formed of a first semiconductor material; and a semiconductor layer having a first portion and a second portion on opposite sidewalls of the central fin. The semiconductor layer includes a second semiconductor material different from the first semiconductor material. The multi-gate transistor further includes a gate electrode wrapping around sidewalls of the semiconductor fin; and a source region and a drain region on opposite ends of the semiconductor fin. Each of the central fin and the semiconductor layer extends from the source region to the drain region.
Description
TECHNICAL FIELD

This invention relates generally to integrated circuit devices, and more particularly to metal-oxide-semiconductor (MOS) transistors and methods for forming the same.


BACKGROUND

The speeds of metal-oxide-semiconductor (MOS) transistors are closely related to the drive currents of the MOS transistors, which drive currents are further closely related to the mobility of charges. For example, NMOS transistors have high drive currents when the electron mobility in their channel regions is high, while PMOS transistors have high drive currents when the hole mobility in their channel regions is high.


Germanium is a commonly known semiconductor material. The electron mobility and hole mobility of germanium are greater than that of silicon, which is the most commonly used semiconductor material in the formation of integrated circuits. Hence, germanium is an excellent material for forming integrated circuits. However, in the past, silicon gained more popularity over germanium since its oxide (silicon oxide) is readily usable in the gate dielectric of MOS transistors. The gate dielectrics of the MOS transistors can be conveniently formed by thermal oxidation of silicon substrates. The oxide of germanium, on the other hand, is soluble in water, and hence is not suitable for the formation of gate dielectrics.


With the use of high-k dielectric materials in the gate dielectrics of MOS transistors, however, the convenience provided by the silicon oxide is no longer a big advantage, and hence germanium is reexamined for use in integrated circuits.


In addition to germanium, compound semiconductor materials of group III and group V elements (referred to as III-V compound semiconductors hereinafter) are also good candidates for forming NMOS devices for their high electron mobility.


A challenge faced by the semiconductor industry is that although the MOS transistors formed on germanium and III-V compound semiconductors have high drive currents, the leakage currents of these MOS transistors are also high. This is partially caused by the low bandgap and the high dielectric constants of germanium and the III-V compound semiconductors. For example, FIG. 1 illustrates the comparison of bandgaps and dielectric constants of germanium and some commonly used III-V compound semiconductors, and some other semiconductor materials. FIG. 1 reveals that the bandgaps of germanium and some commonly used III-V compound semiconductors are small. Therefore, the respective MOS transistors suffer from band-to-band leakage currents between their gates and source/drain regions. The high dielectric constants of these materials further worsen the leakage currents. As a result, the on/off current ratios (Ion/Ioff) of these MOS transistors are relatively low.


SUMMARY OF THE INVENTION

In accordance with one aspect of the present invention, a multi-gate transistor includes a semiconductor fin over a substrate. The semiconductor fin includes a central fin formed of a first semiconductor material; and a semiconductor layer having a first portion and a second portion on opposite sidewalls of the central fin. The semiconductor layer includes a second semiconductor material different from the first semiconductor material. The multi-gate transistor further includes a gate electrode wrapping around sidewalls of the semiconductor fin; and a source region and a drain region on opposite ends of the semiconductor fin. Each of the central fin and the semiconductor layer extends from the source region to the drain region.


In accordance with another aspect of the present invention, a multi-gate transistor includes a substrate and a semiconductor fin over the substrate. The semiconductor fin includes a central fin formed of a first semiconductor material, and a semiconductor layer including a first portion and a second portion on opposite sidewalls of, and adjoining, the central fin. The central fin and the semiconductor layer form a quantum well. The multi-gate transistor further includes a gate dielectric having a first portion on an outer sidewall of the first portion of the semiconductor layer and a second portion on an outer sidewall of the second portion of the semiconductor layer; a gate electrode over the gate dielectric; and a source region and a drain region on opposite ends of, and adjoining, the central fin and the semiconductor layer. The source region and the drain region are n-type regions.


In accordance with yet another aspect of the present invention, a method of forming a multi-gate transistor includes forming a semiconductor fin, which further includes forming a central fin including a first semiconductor material; and forming a semiconductor layer including a first portion and a second portion on opposite sidewalls of the central fin. The semiconductor layer includes a second semiconductor material different from the first semiconductor material. The method further includes forming a gate electrode wrapping around sidewalls of the semiconductor fin; and forming a source region and a drain region on opposite ends of the semiconductor fin. Each of the central fin and the semiconductor layer extends from the source region to the drain region.


In accordance with yet another aspect of the present invention, a method of forming a multi-gate transistor includes providing a semiconductor substrate; forming insulation regions in the semiconductor substrate and adjacent to each other; recessing the insulation regions, so that a region between the insulation regions forms a central fin including a first semiconductor material; epitaxially growing a semiconductor layer including a first portion and a second portion on opposite sidewalls of the central fin, wherein the semiconductor layer includes a second semiconductor material different from the first semiconductor material; forming a gate electrode over a top surface and wrapping around sidewalls of the semiconductor fin; and forming a source region and a drain region on opposite ends of the semiconductor fin. Each of the central fin and the semiconductor layer extends from the source region to the drain region.


The advantageous features of the present invention include improved performance in MOS transistors including improved drive currents, reduced leakage currents, and high on-to-off current ratios.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates bandgaps and dielectric constants of some semiconductor materials;



FIG. 2 illustrates a perspective view of an embodiment;



FIG. 3A illustrates a cross-sectional view of a double-gate fin field-effect transistor (FinFET);



FIG. 3B illustrates a band diagram of the embodiment shown in FIG. 3A;



FIG. 4 illustrates a cross-sectional view of a tri-gate FinFET;



FIGS. 5 through 8 are cross-sectional views of intermediate stages in the manufacturing of the double-gate FinFET as shown in FIG. 3A;



FIGS. 9 through 11 are cross-sectional views of intermediate stages in the manufacturing of the tri-gate FinFET as shown in FIG. 4;



FIG. 12A illustrates a cross-sectional view of a double-gate FinFET, wherein no gate dielectric is formed;



FIG. 12B illustrates a band diagram of the embodiment shown in FIG. 12A;



FIG. 13 illustrates a cross-sectional view of a tri-gate FinFET, wherein no gate dielectric is formed;



FIG. 14 illustrates a double-gate FinFET comprising three semiconductor materials in the fin; and



FIG. 15 illustrates a tri-gate FinFET comprising three semiconductor materials in the fin.





DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the embodiments of the present invention are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


Novel fin field-effect transistors (FinFETs) and the methods of forming the same are presented. The intermediate stages of manufacturing embodiments of the present invention are illustrated. The variations and the operation of the embodiments are discussed. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.



FIG. 2 illustrates a perspective view of FinFET 100 (which may be an n-type FinFET) formed on base material 10. Base material 10 may be formed of a dielectric material, for example, silicon oxide. Alternatively, base material 10 may be formed of a semiconductor material including, but not limited to, silicon, germanium, gallium arsenide, and the like. In yet other embodiments, base materials 10 may include portions of a semiconductor substrate and isolation structures in the semiconductor substrate. FinFET 100 includes source region 4, drain region 6, and fin 20 therebetween. FinFET 100 may be an NFET, and hence source region 4 and drain region 6 are n-type regions doped with an n-type impurity, for example, by implantations. Gate dielectric 12 may be formed on the top and opposite sidewalls of fin 20. Gate electrode 8 is further formed on gate dielectric 12. In an embodiment, gate dielectric 12 may be omitted.


The cross-sectional views that are shown in detail in subsequent paragraphs, unless specified otherwise, are made across a vertical plane crossing line 3A-3A in FIG. 2. FIG. 3A illustrates the cross-sectional view of a double-gate FinFET. Fin 20 comprises central fin 22 formed of a first semiconductor material. Fin 20 further comprises semiconductor layer(s) 24 that are formed of a second semiconductor material different from the first semiconductor material. Semiconductor layer(s) 24 are formed on opposite sidewalls of central fin 22. Gate dielectric 12 is formed on sidewalls of semiconductor layer(s) 24. Gate electrode 8 is formed on gate dielectric 12.


Gate dielectric 12 may be formed of commonly used dielectric material such as silicon oxide, silicon nitride, oxynitrides, multi-layers thereof, and combinations thereof. Gate dielectric 12 may also be formed of high-k dielectric materials. The exemplary high-k materials may have k values greater than about 4.0, or even greater than about 7.0, and may include aluminum-containing dielectrics such as Al2O3, HfAlO, HfAlON, AlZrO, Hf-containing materials such as HfO2, HfSiOx, HfAlOx, HfZrSiOx, HfSiON, and other materials such as LaAlO3 and ZrO2. Gate electrode 8 may be formed of doped polysilicon, metals, metal nitrides, metal silicides, and the like.



FIG. 3B illustrates a schematic band diagram of the double-gate FinFET as shown in FIG. 3A. In an embodiment, central fin 22 has bandgap EgA, while semiconductor layer(s) 24 have bandgap EgB greater than bandgap EgA. In an exemplary embodiment, bandgap EgA is lower than bandgap EgB by about 0.1 eV, although greater or lower bandgap differences may also apply. Conduction band EcA of central fin 22 may also be lower than conduction band EcB of semiconductor layer(s) 24. In an exemplary embodiment, conduction band EcA is lower than conduction band EcB by about 0.05 eV, although greater or lower conduction band differences may also apply. The appropriate materials of central fin 22 and semiconductor layer(s) 24 may be selected by comparing the bandgaps of the available semiconductor materials with high electron mobilities, which may include, but are not limited to, silicon, germanium, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlAs, AlP, GaP, and the like. In an exemplary embodiment, central fin 22 comprises InGaAs, while semiconductor layer(s) 24 comprise GaAs. In other embodiments, central fin 22 comprises InAs, while semiconductor layer(s) 24 comprise InAlAs.


Referring back to FIG. 3A, with bandgap EgA of central fin 22 being lower than bandgap EgB of semiconductor layer(s) 24, fin 20 (including central fin 22 and semiconductor layer(s) 24) forms a quantum well. When a non-zero gate voltage is applied to gate electrode 8, due to the quantum confinement effect, electrons tend to flow through the central portion of fin 20, that is, central fin 22. Accordingly, the carrier mobility is high because of the low bandgap EgA, and hence the on-current Ion of the respective FinFET 100 is high. On the other hand, when FinFET 100 is turned off with the gate voltage being zero volts, electrons tend to flow through the surface layers of fin 20, that is, semiconductor layer(s) 24. Accordingly, the carrier mobility is low due to the high bandgap EgB, and hence the off-current (leakage current) Ioff of the respective FinFET 100 is low. FinFET 100 thus has a high on/off current ratio.


To improve the performance of FinFET 100, the quantum well needs to be strengthened. Accordingly, thickness T1 of central semiconductor fin 20 is preferably small. In an exemplary embodiment, thickness T1 is less than about 50 nm, and may even be less than about 10 nm. Thickness T2 of semiconductor layer(s) 24 may be less than about 50 nm.



FIG. 3A further includes hard mask 26 on top of semiconductor fin 20, wherein hard mask 26 may be formed of commonly used dielectric materials such as silicon nitride, silicon oxide, silicon oxynitride, and the like. FinFET 100 as shown in FIG. 3A is a double-gate FinFET.


In alternative embodiments, as shown in FIG. 4, no hard mask is formed on top of fin 20. Instead, semiconductor layer(s) 24 on opposite sidewalls of central fin 22 are joined by a portion on top of central fin 22 to form a continuous layer. Gate dielectric 12 also forms a continuous layer. FinFET 100 as shown in FIG. 4 is a tri-gate FinFET.



FIGS. 5 through 8 illustrate cross-sectional views of intermediate stages in the manufacturing of the embodiment shown in FIG. 3A. Referring to FIG. 5, substrate 200 is provided. Substrate 200 may be a semiconductor formed of commonly used semiconductor materials such as silicon, germanium, GaAs, or the like. Insulation regions such as shallow trench isolation (STI) regions 30 are formed in substrate 200. The spacing S between neighboring STI regions 30 may be small, for example, less than about 50 nm, which spacing may be equal to or greater than thickness T1 of central fin 22 as shown in FIG. 3A.


Next, as shown in FIG. 6, the portion of substrate 200 between opposing STI regions 30 is recessed to form recess 32. Recessing depth D1 may be substantially equal to or less than thickness D2 of STI regions 30. In FIG. 7, central fin 22 is epitaxially grown in recess 32. Hard mask 26 may be blanket formed and patterned to cover central fin 22, as also shown in FIG. 7.


In alternative embodiments, substrate 200 comprises compound semiconductor materials of group III and group V elements (referred to as III-V compound semiconductors hereinafter), and hence the formation of recess 32 and the epitaxial growth in recess 32 may be omitted. Accordingly, the portion of substrate 200 between STI regions 30 is central fin 22.


Next, as shown in FIG. 8, top portions of STI regions 30 are selectively etched, while bottom portions are left un-etched. As a result, central fin 22 has a portion standing above the bottom portions of STI regions 30. After the formation of hard mask 26, an isotropic etch is performed to laterally recess central fin 22, so that hard mask 26 extends beyond edges of the remaining central fin 22. Next, as shown in FIG. 3A, semiconductor layer(s) 24 are epitaxially grown, followed by the formation of gate dielectric layer 12. In subsequent steps, gate electrode 8 is formed, resulting in the structure as shown in FIG. 3A.



FIGS. 9 through 11 illustrate cross-sectional views of intermediate stages in the manufacturing of the embodiment shown in FIG. 4. The initial steps, which involve the formation of STI regions 30 in substrate 200 and optionally the recessing and epitaxial growth of central fin 22 are essentially the same as shown FIGS. 5-7. However, as shown in FIG. 9, no hard mask is formed. FIG. 10 illustrates the recessing of STI regions 30, so that central fin 22 has a portion protruding above the remaining portions of STI regions 30. Next, as shown in FIG. 11, semiconductor layer(s) 24 are epitaxially grown, followed by the formation of gate dielectric layer 12. In subsequent steps, gate electrode 8 is formed, resulting in the structure as shown in FIG. 4.



FIG. 12A illustrates yet another double-gate FinFET. This embodiment is similar to the embodiment as shown in FIG. 3A, except that no gate dielectric 12 is formed. In this embodiment, gate electrode 8 may be formed of metal, so that a Schottky barrier is formed between gate electrode 8 and semiconductor layer(s) 24, resulting in depletion layers 40, which act as gate dielectrics that electrically insulate gate electrode 8 from semiconductor layer(s) 24. A band diagram is illustrated in FIG. 12B. The materials of central fin 22 and semiconductor layer(s) 24 have been discussed in preceding paragraphs, and hence are not repeated herein. Again, bandgap EgA of central fin 22 may be less than bandgap EgB of semiconductor layer(s) 24. Also, conduction band EcA of central fin 22 may be less than conduction band EcB of semiconductor layer(s) 24.



FIG. 13 illustrates yet another tri-gate FinFET embodiment. This embodiment is similar to the embodiment as shown in FIG. 4, except gate dielectric 12 as shown in FIG. 4 is replaced by depletion region 40 resulting from the Schottky barrier formed between gate electrode 8 and semiconductor layer(s) 24.



FIGS. 14 and 15 illustrate yet other multiple-gate FinFETs, wherein the quantum wells are formed of more than two semiconductor materials. For example, semiconductor layer(s) 44 may be formed between semiconductor layer(s) 24 and central fin 22. In an embodiment, the bandgap of semiconductor layer(s) 44 is higher than bandgap EgA of central fin 22, and lower than bandgap EgB of semiconductor layer(s) 24 (refer to FIGS. 3B and 12B). Also, the conduction band of semiconductor layer(s) 44 may be higher than conduction band EcA of central fin 22, and lower than conduction band EcB of semiconductor layer(s) 24 (refer to FIGS. 3B and 12B). In FIG. 14, hard mask 26 is formed, while no hard mask is formed in FIG. 15.


Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the invention.

Claims
  • 1. A device comprising: a substrate;isolation regions extending into the substrate;a semiconductor fin protruding higher than the isolation regions, wherein the semiconductor fin comprises: a central fin formed of a first semiconductor material, wherein the semiconductor fin has a first bandgap; anda semiconductor layer comprising a first portion and a second portion on opposite sidewalls of the central fin, wherein the semiconductor layer is formed of a second semiconductor material different from the first semiconductor material, and the semiconductor layer has a second bandgap greater than the first bandgap;a semiconductor strip between the isolation regions, wherein the semiconductor strip comprises a portion in contact with, and overlapped by, the central fin, wherein the central fin is narrower than the semiconductor strip; anda gate electrode comprising portions on opposite sides of the semiconductor fin; anda source region and a drain region on opposite ends of the semiconductor fin, wherein each of the central fin and the semiconductor layer extends from the source region to the drain region.
  • 2. The device of claim 1, wherein the central fin and the semiconductor layer form a quantum well.
  • 3. The device of claim 1 further comprising a gate dielectric between the gate electrode and the semiconductor layer, wherein the gate dielectric comprises a first portion on an outer sidewall of the first portion of the semiconductor layer, and a second portion on an outer sidewall of the second portion of the semiconductor layer.
  • 4. The device of claim 1, wherein the gate electrode is in physical contact with the semiconductor layer, and a depletion region in the semiconductor layer acts as a gate dielectric.
  • 5. The device of claim 1 further comprising a dielectric hard mask over and contacting top surfaces of the central fin and the semiconductor layer.
  • 6. The device of claim 5, wherein the gate electrode further comprises a portion overlapping the dielectric hard mask.
  • 7. The device of claim 1, wherein the central fin comprises a first edge and a second edge, wherein the first edge and the second edge are recessed from respective edges of the semiconductor strip in a direction toward a middle line between the first edge and the second edge.
  • 8. A device comprising: a substrate;a semiconductor fin over the substrate and comprising: a central fin formed of a first semiconductor material; anda semiconductor layer comprising a first portion and a second portion on opposite sidewalls of, and adjoining, the central fin, wherein the semiconductor layer is formed of a second semiconductor material different from the first semiconductor material, wherein the central fin forms a quantum well with the first portion and the second portion of the semiconductor layer;a dielectric hard mask, wherein a bottom surface of the dielectric hard mask contacts top surfaces of the central fin and the first portion and the second portion of the semiconductor layer; anda gate electrode having portions on opposite sides of the semiconductor fin.
  • 9. The device of claim 8 further comprising a source region and a drain region on opposite ends of, and adjoining, the central fin and the semiconductor layer, wherein the source region and the drain region are n-type regions.
  • 10. The device of claim 8, wherein the first semiconductor material has a bandgap smaller than a bandgap of the second semiconductor material.
  • 11. The device of claim 8, wherein the first semiconductor material has a conduction band lower than a conduction band of the second semiconductor material.
  • 12. The device of claim 8 further comprising a gate dielectric comprising a first portion on an outer sidewall of the first portion of the semiconductor layer, and a second portion on an outer sidewall of the second portion of the semiconductor layer.
  • 13. The device of claim 8, wherein the central fin comprises InGaAs, and the semiconductor layer comprises GaAs.
  • 14. The device of claim 8, wherein the gate electrode is in physical contact with the semiconductor layer, and a depletion region in the semiconductor layer acts as a gate dielectric.
  • 15. The device of claim 8, wherein the dielectric hard mask has edges substantially flush with corresponding edges of the first portion and the second portion of the semiconductor layer.
  • 16. A device comprising: a substrate;a semiconductor fin over the substrate and comprising: a central fin formed of a first semiconductor material having a first bandgap; anda semiconductor layer comprising a first portion and a second portion on opposite sidewalls of, and adjoining, the central fin, wherein the semiconductor layer comprises a second semiconductor material having a second bandgap higher than the first bandgap;a gate dielectric comprising a first portion on an outer sidewall of the first portion of the semiconductor layer, and a second portion on an outer sidewall of the second portion of the semiconductor layer;a hard mask, wherein a bottom surface of the hard mask contacts a top surface of the central fin, top surfaces of the first portion and the second portion of the semiconductor layer, and a top surface of the gate dielectric;a gate electrode contacting sidewalls of the gate dielectric; anda source region and a drain region on opposite ends of, and adjoining, the central fin and the semiconductor layer.
  • 17. The device of claim 16 further comprising: an isolation region in the substrate; anda semiconductor strip having edges contacting portions of the isolation region on opposite sides of the semiconductor strip, wherein the central fin is narrower than the semiconductor strip, and the central fin contacts a top surface of a portion the semiconductor strip.
  • 18. The device of claim 16, wherein the first semiconductor material comprises InGaAs, and the second semiconductor material comprises GaAs.
  • 19. The device of claim 16, wherein the first semiconductor material comprises InAs, and the second semiconductor material comprises InAlAs.
  • 20. The device of claim 16, wherein the central fin has a thickness smaller than about 10 nm.
PRIORITY CLAIM AND CROSS-REFERENCE

This application is a continuation of U.S. patent application Ser. No. 14/546,031, entitled “High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio,” filed on Nov. 18, 2014, which is a continuation of U.S. patent application Ser. No. 14/157,638, entitled “High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio,” filed on Jan. 17, 2014, now U.S. Pat. No. 8,927,371 issued Jan. 6, 2015, which is continuation of U.S. application Ser. No. 12/639,653, entitled “High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio,” filed on Dec. 16, 2009, now U.S. Pat. No. 8,674,341 issued Mar. 18, 2014, which application claims the benefit of U.S. Provisional Application No. 61/165,803 filed on Apr. 1, 2009, entitled “High-Mobility Multiple-Gate Transistor with Improved On-to-Off Current Ratio,” which application is hereby incorporated herein by reference.

US Referenced Citations (89)
Number Name Date Kind
5055890 Dawson et al. Oct 1991 A
5621227 Joshi Apr 1997 A
6121153 Kikkawa Sep 2000 A
6218685 Nogome Apr 2001 B1
6350993 Chu et al. Feb 2002 B1
6399970 Kubo et al. Jun 2002 B2
6475869 Yu Nov 2002 B1
6475890 Yu Nov 2002 B1
6512252 Takagi et al. Jan 2003 B1
6635909 Clark et al. Oct 2003 B2
6654604 Yokogawa et al. Nov 2003 B2
6706571 Yu et al. Mar 2004 B1
6762483 Krivokapic et al. Jul 2004 B1
6858478 Chau et al. Feb 2005 B2
6867433 Yeo et al. Mar 2005 B2
6921963 Krivokapic et al. Jul 2005 B2
6960781 Currie et al. Nov 2005 B2
7042009 Shaheen et al. May 2006 B2
7045401 Lee et al. May 2006 B2
7056781 Yoon et al. Jun 2006 B2
7154118 Lindert et al. Dec 2006 B2
7190050 King et al. Mar 2007 B2
7205615 Tsutsui et al. Apr 2007 B2
7247887 King et al. Jul 2007 B2
7250357 Senda et al. Jul 2007 B2
7265008 King et al. Sep 2007 B2
7348225 Zhu Mar 2008 B2
7382021 Faulkner et al. Jun 2008 B2
7508031 Liu et al. Mar 2009 B2
7528465 King et al. May 2009 B2
7560784 Cheng et al. Jul 2009 B2
7598134 Mouli Oct 2009 B2
7605449 Liu et al. Oct 2009 B2
7670894 Rachmady et al. Mar 2010 B2
7683436 Nishiyama et al. Mar 2010 B2
7768079 Sandford et al. Aug 2010 B2
7807523 Liu et al. Oct 2010 B2
7863674 Yeo et al. Jan 2011 B2
7928426 Chui et al. Apr 2011 B2
7936040 Wu May 2011 B2
7939862 Moroz et al. May 2011 B2
7956383 Kuroda et al. Jun 2011 B2
7960232 King et al. Jun 2011 B2
7989280 Brask et al. Aug 2011 B2
8058692 Lai et al. Nov 2011 B2
8076231 Saitoh et al. Dec 2011 B2
8174073 Lee et al. May 2012 B2
8237153 Chui et al. Aug 2012 B2
8314652 Kuo et al. Nov 2012 B2
8357927 Jang Jan 2013 B2
8399926 Saitoh et al. Mar 2013 B2
8440542 Sekar et al. May 2013 B2
8575596 Pillarisetty et al. Nov 2013 B2
8674408 Ko et al. Mar 2014 B2
20040104404 Bito Jun 2004 A1
20050029542 Mizutani Feb 2005 A1
20050093154 Kottantharayil et al. May 2005 A1
20050186742 Oh et al. Aug 2005 A1
20050205934 Lochtefeld et al. Sep 2005 A1
20060057856 Senda et al. Mar 2006 A1
20060076625 Lee et al. Apr 2006 A1
20060275988 Yagishita Dec 2006 A1
20060292719 Lochtefeld et al. Dec 2006 A1
20070120156 Liu et al. May 2007 A1
20070238281 Hudait et al. Oct 2007 A1
20070243703 Pinnington et al. Oct 2007 A1
20080105899 Kim et al. May 2008 A1
20080135879 Shin et al. Jun 2008 A1
20080141040 Biddle et al. Jun 2008 A1
20080169485 Heyns et al. Jul 2008 A1
20080185691 Cheng Aug 2008 A1
20080237655 Nakabayashi et al. Oct 2008 A1
20080258176 Chou et al. Oct 2008 A1
20080290470 King et al. Nov 2008 A1
20080315310 Rachmady et al. Dec 2008 A1
20090001415 Lindert et al. Jan 2009 A1
20090079014 Sandford et al. Mar 2009 A1
20090095984 Brask et al. Apr 2009 A1
20090194790 Sato et al. Aug 2009 A1
20090242990 Saitoh Oct 2009 A1
20090267113 Shimoida et al. Oct 2009 A1
20100252862 Ko et al. Oct 2010 A1
20100276668 Ko et al. Nov 2010 A1
20100301390 Ko et al. Dec 2010 A1
20100301392 Ko et al. Dec 2010 A1
20120001239 Ko et al. Jan 2012 A1
20130248929 Ko et al. Sep 2013 A1
20140070276 Ko et al. Mar 2014 A1
20140134815 Ko et al. May 2014 A1
Foreign Referenced Citations (26)
Number Date Country
2003223306 Oct 2003 AU
1289149 Mar 2001 CN
1574399 Feb 2005 CN
102244503 Nov 2011 CN
0921575 Jun 1999 EP
1488462 Dec 2004 EP
2005005633 Jan 2005 JP
2005005646 Jan 2005 JP
2005019970 Jan 2005 JP
2005051241 Feb 2005 JP
2005062219 Mar 2005 JP
2005521258 Jul 2005 JP
2006516820 Jul 2006 JP
2006521026 Sep 2006 JP
2008141040 Jan 2008 JP
2008508725 Mar 2008 JP
2008160131 Jul 2008 JP
2008270521 Nov 2008 JP
2008546181 Dec 2008 JP
2009105163 May 2009 JP
20040094702 Nov 2004 KR
20070088817 Aug 2007 KR
580771 Mar 2004 TW
I269358 Dec 2006 TW
03081640 Oct 2003 WO
2007046150 Apr 2007 WO
Non-Patent Literature Citations (15)
Entry
Chuang, R.W. et al., “Gallium nitride metal-semiconductor-metal photodetectors prepared on silicon substrates,” Journal of Applied Physics, vol. 102, Oct. 11, 2007, pp. 073110-1-073110-4.
Chui, C.O. et al., “Germanium n-type shallow junction activation dependences,” Applied Physics Letters, vol. 87, 2005, pp. 091901-1-091909-3.
Datta, S. et al., “Ultrahigh-Speed 0.5 V Supply Voltage In0.7Ga0.3As Quantum-Well Transistors on Silicon Substrate,” IEEE Electron Device Letters, vol. 28, No. 8, Aug. 2007, pp. 685-687.
Iwakami, S. et al., “AlGaN/GaN Heterostructure Field-Effect Transistors (HFETs) on Si Substrates for Large-Current Operation,” Japanese Journal of Applied Physics, vol. 43, No. 7A, 2004, pp. L831-L833.
Jackson, S.L. et al., “Silicon Doping of InP, GaAs, In0.53Ga0.47As and In0.49Ga0.51P Grown by Gas Source and Metalorganic Molecular Beam Epitaxy Using a SiBr4 Vapor Source,” IEEE, Conference Proceedings, Sixth International Conference on Indium Phosphide and Related Materials, Mar. 27-31, 1994, pp. 57-60.
Krishnamohan, T. et al., “High-Mobility Low Band-To-Band-Tunneling Strained-Germanium Double-Gate Heterostructure FETs: Simulations,” IEEE Transactions on Electron Devices, vol. 53, No. 5, May 2006, pp. 1000-1009.
Merriam-Webster definition of region, Jan. 17, 2013, 3 pages.
Merriam-Webster, definition of portion, Jan. 17, 2013, 3 pages.
Posselt, M. et al., “P implantation into preamorphized germanium and subsequent annealing: Solid phase epitaxial regrowth, P diffusion, and activation,” Journal of Vacuum Science Technology, vol. 26, Jan./Feb. 2008, pp. 430-434.
Satta, A., “Diffusion, activation, and regrowth behavior of high dose P implants in Ge,” Applied Physics Letters, vol. 88, Apr. 21, 2006, pp. 162118-1-162118-3.
Satta, A., “P implantation doping of Ge: Diffusion, activation, and recrystallization,” Journal of Vacuum Science Technology, vol. 24, Jan./Feb. 2006, pp. 494-498.
Shih, C.-F. et al., “Blue, Green, and White InGaN Light-Emitting Diodes Grown on Si,” Japanese Journal of Applied Physics, vol. 44, No. 4, Jan. 7, 2005, pp. L140-L143.
Vanamu, G. et al., “Growth of high-quality GaAs on Ge/Si1-xGex on nanostructured silicon substrates,” Applied Physics Letters, vol. 88, Jun. 22, 2006, pp. 251909-1-251909-3.
Vurgaftman, I. et al., “Band parameters for III-V compound semiconductors and their alloys,” Journal of Applied Physics, vol. 89, No. 11, Jun. 1, 2001, pp. 5815-5875.
Yamane, Y. et al., “Selective Formation of Ohmic Contacts to n-GaAs,” IEEE, Electronics Letters, vol. 23, No. 8, Apr. 3, 1987, pp. 382-383.
Related Publications (1)
Number Date Country
20170170335 A1 Jun 2017 US
Provisional Applications (1)
Number Date Country
61165803 Apr 2009 US
Continuations (3)
Number Date Country
Parent 14546031 Nov 2014 US
Child 15443261 US
Parent 14157638 Jan 2014 US
Child 14546031 US
Parent 12639653 Dec 2009 US
Child 14157638 US