Claims
- 1. A method for fabricating a high performance semiconductor device with small emitter-base spacing comprising:
- providing a silicon semiconductor body having regions of monocrystalline silicon isolated from one another by isolation regions;
- forming a base region in certain of said regions which contain a subcollector region;
- providing a mask over said body covering those regions designated to be the emitter and collector reach-through regions;
- forming a doped polysilicon layer through said mask wherein the said polysilicon layer makes ohmic contact to said base region;
- forming openings in said polysilicon layer over said designated regions;
- forming a layer of insulating material over said polysilicon layer;
- removing said mask where said emitter and collector reach-through are to be formed;
- forming said emitter in said base region and collector reach-through to said subcollector; and
- forming electrical contacts to said emitter and collector reach-through regions, and said polycrystalline silicon layer being the electrical contact to said base region.
- 2. The method of claim 1 wherein the said isolation is a dielectric material.
- 3. The method of claim 1 wherein the said mask is formed of first and second layers of different dielectric material.
- 4. The method of claim 3 wherein the said first layer is silicon dioxide and the second layer is silicon nitride.
- 5. A method for fabricating a high performance semiconductor device with small emitter-base spacing comprising:
- providing a silicon semiconductor body having regions of monocrystalline silicon dielectrically isolated from one another by dielectric isolating regions;
- forming a base region in certain of said regions which contain a subcollector region;
- providing a mask of a first and second layer of different dielectric material over said body covering those regions designated to be the emitter and collector regions and open to those regions designated as base regions;
- forming a doped polysilicon layer over the surface of said body wherein the said polysilicon layer makes ohmic contact to said base region;
- removing said polysilicon layer located over said mask only where the emitter and collector reach-through contacts are to be made;
- forming a layer of material identical to the first layer over said polysilicon layer;
- removing said second dielectric layer of material from where said emitter and collector reach-through are to be formed;
- removing said first dielectric layer from where said emitter and collector reach-through are to be formed;
- forming said emitter in said base region and collector reach-through to said subcollector; and
- forming electrical contact to said emitter and collector reach-through regions, and said polycrystalline silicon layer being the electrical contact to said base region.
- 6. The method of claim 5 wherein said regions of monocrystalline silicon having said base region have the said base region dielectrically isolated from said collector reach-through therein and the said base region abuts said dielectric isolating regions.
- 7. The method of claim 5 wherein said polysilicon base electrical contact surrounds said emitter contact.
- 8. The method of claim 5 wherein said doped polysilicon layer is between about 1000 to 10,000 Angstroms in thickness and is doped with boron between about 10.sup.19 to 10.sup.21 atoms/cc.
- 9. The method of claim 8 wherein said transistor formed is an NPN type.
- 10. The method of claim 5 wherein said first layer is silicon dioxide and said second is silicon nitride.
- 11. The method of claim 8 wherein the emitter width and length dimensions are less than about two by two microns and the said emitter-base spacing is less than about 0.5 microns.
Parent Case Info
This is a division of application Ser. No. 844,769 filed Oct. 25, 1977, now U.S. Pat. No. 4,160,991.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
844769 |
Oct 1977 |
|